1412dd5c5SVarun Wadekar /* 293c78ed2SAntonio Nino Diaz * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. 3412dd5c5SVarun Wadekar * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5412dd5c5SVarun Wadekar */ 6412dd5c5SVarun Wadekar 7c3cf06f1SAntonio Nino Diaz #ifndef MEMCTRL_V2_H 8c3cf06f1SAntonio Nino Diaz #define MEMCTRL_V2_H 9412dd5c5SVarun Wadekar 10412dd5c5SVarun Wadekar #include <tegra_def.h> 11412dd5c5SVarun Wadekar 1206803cfdSPritesh Raithatha #ifndef __ASSEMBLY__ 1306803cfdSPritesh Raithatha 1493c78ed2SAntonio Nino Diaz #include <stdint.h> 1506803cfdSPritesh Raithatha 16412dd5c5SVarun Wadekar /******************************************************************************* 17412dd5c5SVarun Wadekar * StreamID to indicate no SMMU translations (requests to be steered on the 18412dd5c5SVarun Wadekar * SMMU bypass path) 19412dd5c5SVarun Wadekar ******************************************************************************/ 20412dd5c5SVarun Wadekar #define MC_STREAM_ID_MAX 0x7F 21412dd5c5SVarun Wadekar 22412dd5c5SVarun Wadekar /******************************************************************************* 23412dd5c5SVarun Wadekar * Stream ID Override Config registers 24412dd5c5SVarun Wadekar ******************************************************************************/ 2506803cfdSPritesh Raithatha #define MC_STREAMID_OVERRIDE_CFG_PTCR 0x000 2606803cfdSPritesh Raithatha #define MC_STREAMID_OVERRIDE_CFG_AFIR 0x070 2706803cfdSPritesh Raithatha #define MC_STREAMID_OVERRIDE_CFG_HDAR 0x0A8 2806803cfdSPritesh Raithatha #define MC_STREAMID_OVERRIDE_CFG_HOST1XDMAR 0x0B0 2906803cfdSPritesh Raithatha #define MC_STREAMID_OVERRIDE_CFG_NVENCSRD 0x0E0 3006803cfdSPritesh Raithatha #define MC_STREAMID_OVERRIDE_CFG_SATAR 0x0F8 31412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_MPCORER 0x138 32412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_NVENCSWR 0x158 33412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_AFIW 0x188 3406803cfdSPritesh Raithatha #define MC_STREAMID_OVERRIDE_CFG_HDAW 0x1A8 35412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_MPCOREW 0x1C8 36412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SATAW 0x1E8 37412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_ISPRA 0x220 38412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_ISPWA 0x230 39412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_ISPWB 0x238 40412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_XUSB_HOSTR 0x250 41412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_XUSB_HOSTW 0x258 42412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_XUSB_DEVR 0x260 43412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_XUSB_DEVW 0x268 44412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_TSECSRD 0x2A0 45412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_TSECSWR 0x2A8 46412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_GPUSRD 0x2C0 47412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_GPUSWR 0x2C8 48412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SDMMCRA 0x300 49412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SDMMCRAA 0x308 50412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SDMMCR 0x310 51412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SDMMCRAB 0x318 52412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SDMMCWA 0x320 53412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SDMMCWAA 0x328 54412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SDMMCW 0x330 55412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SDMMCWAB 0x338 56412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_VICSRD 0x360 57412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_VICSWR 0x368 58412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_VIW 0x390 59412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_NVDECSRD 0x3C0 60412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_NVDECSWR 0x3C8 61412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_APER 0x3D0 62412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_APEW 0x3D8 63412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_NVJPGSRD 0x3F0 64412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_NVJPGSWR 0x3F8 65412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SESRD 0x400 66412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SESWR 0x408 67412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_ETRR 0x420 68412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_ETRW 0x428 69412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_TSECSRDB 0x430 70412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_TSECSWRB 0x438 71412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_GPUSRD2 0x440 72412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_GPUSWR2 0x448 73412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_AXISR 0x460 74412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_AXISW 0x468 75412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_EQOSR 0x470 76412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_EQOSW 0x478 77412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_UFSHCR 0x480 78412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_UFSHCW 0x488 79412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_NVDISPLAYR 0x490 80412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_BPMPR 0x498 81412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_BPMPW 0x4A0 82412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_BPMPDMAR 0x4A8 83412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_BPMPDMAW 0x4B0 84412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_AONR 0x4B8 85412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_AONW 0x4C0 86412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_AONDMAR 0x4C8 87412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_AONDMAW 0x4D0 88412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SCER 0x4D8 89412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SCEW 0x4E0 90412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SCEDMAR 0x4E8 91412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_SCEDMAW 0x4F0 92412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_APEDMAR 0x4F8 93412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_APEDMAW 0x500 94412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_NVDISPLAYR1 0x508 95412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_VICSRD1 0x510 96412dd5c5SVarun Wadekar #define MC_STREAMID_OVERRIDE_CFG_NVDECSRD1 0x518 97412dd5c5SVarun Wadekar 98412dd5c5SVarun Wadekar /******************************************************************************* 9906803cfdSPritesh Raithatha * Macro to calculate Security cfg register addr from StreamID Override register 100412dd5c5SVarun Wadekar ******************************************************************************/ 101*61beb3e0SAnthony Zhou #define MC_STREAMID_OVERRIDE_TO_SECURITY_CFG(addr) ((addr) + sizeof(uint32_t)) 102412dd5c5SVarun Wadekar 103b86e691eSKrishna Reddy #define MC_TXN_OVERRIDE_CONFIG_COH_PATH_NO_OVERRIDE_SO_DEV (0UL << 4) 104b86e691eSKrishna Reddy #define MC_TXN_OVERRIDE_CONFIG_COH_PATH_FORCE_NON_COHERENT_SO_DEV (1UL << 4) 105b86e691eSKrishna Reddy #define MC_TXN_OVERRIDE_CONFIG_COH_PATH_FORCE_COHERENT_SO_DEV (2UL << 4) 106b86e691eSKrishna Reddy #define MC_TXN_OVERRIDE_CONFIG_COH_PATH_FORCE_COHERENT_SNOOP_SO_DEV (3UL << 4) 107b86e691eSKrishna Reddy 108b86e691eSKrishna Reddy #define MC_TXN_OVERRIDE_CONFIG_COH_PATH_NO_OVERRIDE_NORMAL (0UL << 8) 109b86e691eSKrishna Reddy #define MC_TXN_OVERRIDE_CONFIG_COH_PATH_FORCE_NON_COHERENT_NORMAL (1UL << 8) 110b86e691eSKrishna Reddy #define MC_TXN_OVERRIDE_CONFIG_COH_PATH_FORCE_COHERENT_NORMAL (2UL << 8) 111b86e691eSKrishna Reddy #define MC_TXN_OVERRIDE_CONFIG_COH_PATH_FORCE_COHERENT_SNOOP_NORMAL (3UL << 8) 112b86e691eSKrishna Reddy 113b86e691eSKrishna Reddy #define MC_TXN_OVERRIDE_CONFIG_CGID_SO_DEV_ZERO (0UL << 12) 114b86e691eSKrishna Reddy #define MC_TXN_OVERRIDE_CONFIG_CGID_SO_DEV_CLIENT_AXI_ID (1UL << 12) 115b86e691eSKrishna Reddy 116412dd5c5SVarun Wadekar /******************************************************************************* 117be87d920SVarun Wadekar * Memory Controller transaction override config registers 118be87d920SVarun Wadekar ******************************************************************************/ 119be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_HDAR 0x10a8 120be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_BPMPW 0x14a0 121be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_PTCR 0x1000 122be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_NVDISPLAYR 0x1490 123be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_EQOSW 0x1478 124be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_NVJPGSWR 0x13f8 125be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_ISPRA 0x1220 126be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SDMMCWAA 0x1328 127be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_VICSRD 0x1360 128be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_MPCOREW 0x11c8 129be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_GPUSRD 0x12c0 130be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_AXISR 0x1460 131be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SCEDMAW 0x14f0 132be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SDMMCW 0x1330 133be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_EQOSR 0x1470 134be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_APEDMAR 0x14f8 135be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_NVENCSRD 0x10e0 136be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SDMMCRAB 0x1318 137be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_VICSRD1 0x1510 138be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_BPMPDMAR 0x14a8 139be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_VIW 0x1390 140be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SDMMCRAA 0x1308 141be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_AXISW 0x1468 142be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_XUSB_DEVR 0x1260 143be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_UFSHCR 0x1480 144be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_TSECSWR 0x12a8 145be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_GPUSWR 0x12c8 146be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SATAR 0x10f8 147be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_XUSB_HOSTW 0x1258 148be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_TSECSWRB 0x1438 149be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_GPUSRD2 0x1440 150be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SCEDMAR 0x14e8 151be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_GPUSWR2 0x1448 152be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_AONDMAW 0x14d0 153be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_APEDMAW 0x1500 154be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_AONW 0x14c0 155be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_HOST1XDMAR 0x10b0 156be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_ETRR 0x1420 157be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SESWR 0x1408 158be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_NVJPGSRD 0x13f0 159be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_NVDECSRD 0x13c0 160be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_TSECSRDB 0x1430 161be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_BPMPDMAW 0x14b0 162be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_APER 0x13d0 163be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_NVDECSRD1 0x1518 164be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_XUSB_HOSTR 0x1250 165be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_ISPWA 0x1230 166be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SESRD 0x1400 167be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SCER 0x14d8 168be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_AONR 0x14b8 169be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_MPCORER 0x1138 170be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SDMMCWA 0x1320 171be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_HDAW 0x11a8 172be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_NVDECSWR 0x13c8 173be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_UFSHCW 0x1488 174be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_AONDMAR 0x14c8 175be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SATAW 0x11e8 176be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_ETRW 0x1428 177be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_VICSWR 0x1368 178be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_NVENCSWR 0x1158 179be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_AFIR 0x1070 180be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SDMMCWAB 0x1338 181be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SDMMCRA 0x1300 182be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_NVDISPLAYR1 0x1508 183be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_ISPWB 0x1238 184be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_BPMPR 0x1498 185be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_APEW 0x13d8 186be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SDMMCR 0x1310 187be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_XUSB_DEVW 0x1268 188be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_TSECSRD 0x12a0 189be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_AFIW 0x1188 190be87d920SVarun Wadekar #define MC_TXN_OVERRIDE_CONFIG_SCEW 0x14e0 191be87d920SVarun Wadekar 192be87d920SVarun Wadekar /******************************************************************************* 193be87d920SVarun Wadekar * Structure to hold the transaction override settings to use to override 194be87d920SVarun Wadekar * client inputs 195be87d920SVarun Wadekar ******************************************************************************/ 196be87d920SVarun Wadekar typedef struct mc_txn_override_cfg { 197be87d920SVarun Wadekar uint32_t offset; 198be87d920SVarun Wadekar uint8_t cgid_tag; 199be87d920SVarun Wadekar } mc_txn_override_cfg_t; 200be87d920SVarun Wadekar 201be87d920SVarun Wadekar #define mc_make_txn_override_cfg(off, val) \ 202be87d920SVarun Wadekar { \ 203be87d920SVarun Wadekar .offset = MC_TXN_OVERRIDE_CONFIG_ ## off, \ 204be87d920SVarun Wadekar .cgid_tag = MC_TXN_OVERRIDE_ ## val \ 205be87d920SVarun Wadekar } 206be87d920SVarun Wadekar 207be87d920SVarun Wadekar /******************************************************************************* 208412dd5c5SVarun Wadekar * Structure to hold the Stream ID to use to override client inputs 209412dd5c5SVarun Wadekar ******************************************************************************/ 210412dd5c5SVarun Wadekar typedef struct mc_streamid_override_cfg { 211412dd5c5SVarun Wadekar uint32_t offset; 212412dd5c5SVarun Wadekar uint8_t stream_id; 213412dd5c5SVarun Wadekar } mc_streamid_override_cfg_t; 214412dd5c5SVarun Wadekar 215412dd5c5SVarun Wadekar /******************************************************************************* 216412dd5c5SVarun Wadekar * Structure to hold the Stream ID Security Configuration settings 217412dd5c5SVarun Wadekar ******************************************************************************/ 218412dd5c5SVarun Wadekar typedef struct mc_streamid_security_cfg { 219412dd5c5SVarun Wadekar char *name; 220412dd5c5SVarun Wadekar uint32_t offset; 221412dd5c5SVarun Wadekar int override_enable; 222412dd5c5SVarun Wadekar int override_client_inputs; 223412dd5c5SVarun Wadekar int override_client_ns_flag; 224412dd5c5SVarun Wadekar } mc_streamid_security_cfg_t; 225412dd5c5SVarun Wadekar 226412dd5c5SVarun Wadekar #define OVERRIDE_DISABLE 1 227412dd5c5SVarun Wadekar #define OVERRIDE_ENABLE 0 228412dd5c5SVarun Wadekar #define CLIENT_FLAG_SECURE 0 229412dd5c5SVarun Wadekar #define CLIENT_FLAG_NON_SECURE 1 230412dd5c5SVarun Wadekar #define CLIENT_INPUTS_OVERRIDE 1 231412dd5c5SVarun Wadekar #define CLIENT_INPUTS_NO_OVERRIDE 0 232412dd5c5SVarun Wadekar 233412dd5c5SVarun Wadekar #define mc_make_sec_cfg(off, ns, ovrrd, access) \ 234412dd5c5SVarun Wadekar { \ 235412dd5c5SVarun Wadekar .name = # off, \ 23606803cfdSPritesh Raithatha .offset = MC_STREAMID_OVERRIDE_TO_SECURITY_CFG( \ 23706803cfdSPritesh Raithatha MC_STREAMID_OVERRIDE_CFG_ ## off), \ 238412dd5c5SVarun Wadekar .override_client_ns_flag = CLIENT_FLAG_ ## ns, \ 239412dd5c5SVarun Wadekar .override_client_inputs = CLIENT_INPUTS_ ## ovrrd, \ 240412dd5c5SVarun Wadekar .override_enable = OVERRIDE_ ## access \ 241412dd5c5SVarun Wadekar } 242412dd5c5SVarun Wadekar 24306803cfdSPritesh Raithatha /******************************************************************************* 24406803cfdSPritesh Raithatha * Structure to hold Memory Controller's Configuration settings 24506803cfdSPritesh Raithatha ******************************************************************************/ 24606803cfdSPritesh Raithatha typedef struct tegra_mc_settings { 24706803cfdSPritesh Raithatha const uint32_t *streamid_override_cfg; 24806803cfdSPritesh Raithatha uint32_t num_streamid_override_cfgs; 24906803cfdSPritesh Raithatha const mc_streamid_security_cfg_t *streamid_security_cfg; 25006803cfdSPritesh Raithatha uint32_t num_streamid_security_cfgs; 25106803cfdSPritesh Raithatha const mc_txn_override_cfg_t *txn_override_cfg; 25206803cfdSPritesh Raithatha uint32_t num_txn_override_cfgs; 25306803cfdSPritesh Raithatha } tegra_mc_settings_t; 25406803cfdSPritesh Raithatha 2552f583f8eSVarun Wadekar #endif /* __ASSEMBLY__ */ 25668c7de6fSVarun Wadekar 257412dd5c5SVarun Wadekar /******************************************************************************* 25806803cfdSPritesh Raithatha * Memory Controller SMMU Bypass config register 25906803cfdSPritesh Raithatha ******************************************************************************/ 26006803cfdSPritesh Raithatha #define MC_SMMU_BYPASS_CONFIG 0x1820 26106803cfdSPritesh Raithatha #define MC_SMMU_BYPASS_CTRL_MASK 0x3 26206803cfdSPritesh Raithatha #define MC_SMMU_BYPASS_CTRL_SHIFT 0 26306803cfdSPritesh Raithatha #define MC_SMMU_CTRL_TBU_BYPASS_ALL (0 << MC_SMMU_BYPASS_CTRL_SHIFT) 26406803cfdSPritesh Raithatha #define MC_SMMU_CTRL_TBU_RSVD (1 << MC_SMMU_BYPASS_CTRL_SHIFT) 26506803cfdSPritesh Raithatha #define MC_SMMU_CTRL_TBU_BYPASS_SPL_STREAMID (2 << MC_SMMU_BYPASS_CTRL_SHIFT) 26606803cfdSPritesh Raithatha #define MC_SMMU_CTRL_TBU_BYPASS_NONE (3 << MC_SMMU_BYPASS_CTRL_SHIFT) 26706803cfdSPritesh Raithatha #define MC_SMMU_BYPASS_CONFIG_WRITE_ACCESS_BIT (1 << 31) 26806803cfdSPritesh Raithatha #define MC_SMMU_BYPASS_CONFIG_SETTINGS (MC_SMMU_BYPASS_CONFIG_WRITE_ACCESS_BIT | \ 26906803cfdSPritesh Raithatha MC_SMMU_CTRL_TBU_BYPASS_SPL_STREAMID) 27006803cfdSPritesh Raithatha 27106803cfdSPritesh Raithatha #define MC_TXN_OVERRIDE_CONFIG_AXID_OVERRIDE_CGID (1 << 0) 27206803cfdSPritesh Raithatha #define MC_TXN_OVERRIDE_CONFIG_COH_PATH_OVERRIDE_SO_DEV (2 << 4) 27306803cfdSPritesh Raithatha #define MC_TXN_OVERRIDE_CONFIG_AXID_OVERRIDE_SO_DEV_CGID_SO_DEV_CLIENT (1 << 12) 27406803cfdSPritesh Raithatha 27506803cfdSPritesh Raithatha /******************************************************************************* 27606803cfdSPritesh Raithatha * Non-SO_DEV transactions override values for CGID_TAG bitfield for the 27706803cfdSPritesh Raithatha * MC_TXN_OVERRIDE_CONFIG_{module} registers 27806803cfdSPritesh Raithatha ******************************************************************************/ 27906803cfdSPritesh Raithatha #define MC_TXN_OVERRIDE_CGID_TAG_DEFAULT 0 28006803cfdSPritesh Raithatha #define MC_TXN_OVERRIDE_CGID_TAG_CLIENT_AXI_ID 1 28106803cfdSPritesh Raithatha #define MC_TXN_OVERRIDE_CGID_TAG_ZERO 2 28206803cfdSPritesh Raithatha #define MC_TXN_OVERRIDE_CGID_TAG_ADR 3 28306803cfdSPritesh Raithatha #define MC_TXN_OVERRIDE_CGID_TAG_MASK 3 28406803cfdSPritesh Raithatha 28506803cfdSPritesh Raithatha /******************************************************************************* 286e64ce3abSVarun Wadekar * Memory Controller Reset Control registers 287e64ce3abSVarun Wadekar ******************************************************************************/ 288e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL0 0x200 289e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL0_RESET_VAL 0 290e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL0_AFI_FLUSH_ENB (1 << 0) 291e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL0_HC_FLUSH_ENB (1 << 6) 292e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL0_HDA_FLUSH_ENB (1 << 7) 293e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL0_ISP2_FLUSH_ENB (1 << 8) 294e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL0_MPCORE_FLUSH_ENB (1 << 9) 295e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL0_NVENC_FLUSH_ENB (1 << 11) 296e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL0_SATA_FLUSH_ENB (1 << 15) 297e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL0_VI_FLUSH_ENB (1 << 17) 298e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL0_VIC_FLUSH_ENB (1 << 18) 299e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL0_XUSB_HOST_FLUSH_ENB (1 << 19) 300e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL0_XUSB_DEV_FLUSH_ENB (1 << 20) 301e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL0_TSEC_FLUSH_ENB (1 << 22) 302e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL0_SDMMC1A_FLUSH_ENB (1 << 29) 303e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL0_SDMMC2A_FLUSH_ENB (1 << 30) 304e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL0_SDMMC3A_FLUSH_ENB (1 << 31) 305e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_STATUS0 0x204 306e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL1 0x970 307e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL1_RESET_VAL 0 308e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL1_SDMMC4A_FLUSH_ENB (1 << 0) 309e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL1_GPU_FLUSH_ENB (1 << 2) 310e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL1_NVDEC_FLUSH_ENB (1 << 5) 311e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL1_APE_FLUSH_ENB (1 << 6) 312e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL1_SE_FLUSH_ENB (1 << 7) 313e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL1_NVJPG_FLUSH_ENB (1 << 8) 314e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL1_ETR_FLUSH_ENB (1 << 12) 315e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL1_TSECB_FLUSH_ENB (1 << 13) 316e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL1_AXIS_FLUSH_ENB (1 << 18) 317e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL1_EQOS_FLUSH_ENB (1 << 19) 318e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL1_UFSHC_FLUSH_ENB (1 << 20) 319e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL1_NVDISPLAY_FLUSH_ENB (1 << 21) 320e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL1_BPMP_FLUSH_ENB (1 << 22) 321e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL1_AON_FLUSH_ENB (1 << 23) 322e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_CTRL1_SCE_FLUSH_ENB (1 << 24) 323e64ce3abSVarun Wadekar #define MC_CLIENT_HOTRESET_STATUS1 0x974 324e64ce3abSVarun Wadekar 325e64ce3abSVarun Wadekar /******************************************************************************* 326e64ce3abSVarun Wadekar * Memory Controller's PCFIFO client configuration registers 327e64ce3abSVarun Wadekar ******************************************************************************/ 328b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG1 0xdd4UL 329b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG1_RESET_VAL 0x20000UL 330b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG1_PCFIFO_AFIW_UNORDERED (0UL << 17) 331b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG1_PCFIFO_AFIW_MASK (1UL << 17) 332b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG1_PCFIFO_HDAW_UNORDERED (0UL << 21) 333b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG1_PCFIFO_HDAW_MASK (1UL << 21) 334b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG1_PCFIFO_SATAW_UNORDERED (0UL << 29) 335b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG1_PCFIFO_SATAW_MASK (1UL << 29) 336e64ce3abSVarun Wadekar 337b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG2 0xdd8UL 338b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG2_RESET_VAL 0x20000UL 339b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG2_PCFIFO_XUSB_HOSTW_UNORDERED (0UL << 11) 340b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG2_PCFIFO_XUSB_HOSTW_MASK (1UL << 11) 341b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG2_PCFIFO_XUSB_DEVW_UNORDERED (0UL << 13) 342b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG2_PCFIFO_XUSB_DEVW_MASK (1UL << 13) 343e64ce3abSVarun Wadekar 344b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG3 0xddcUL 345b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG3_RESET_VAL 0UL 346b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG3_PCFIFO_SDMMCWAB_UNORDERED (0UL << 7) 347b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG3_PCFIFO_SDMMCWAB_MASK (1UL << 7) 348e64ce3abSVarun Wadekar 349b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4 0xde0UL 350b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4_RESET_VAL 0UL 351b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_SESWR_UNORDERED (0UL << 1) 352b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_SESWR_MASK (1UL << 1) 353b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_ETRW_UNORDERED (0UL << 5) 354b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_ETRW_MASK (1UL << 5) 355b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_AXISW_UNORDERED (0UL << 13) 356b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_AXISW_MASK (1UL << 13) 357b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_EQOSW_UNORDERED (0UL << 15) 358b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_EQOSW_ORDERED (1UL << 15) 359b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_EQOSW_MASK (1UL << 15) 360b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_UFSHCW_UNORDERED (0UL << 17) 361b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_UFSHCW_MASK (1UL << 17) 362b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_BPMPDMAW_UNORDERED (0UL << 22) 363b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_BPMPDMAW_MASK (1UL << 22) 364b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_AONDMAW_UNORDERED (0UL << 26) 365b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_AONDMAW_MASK (1UL << 26) 366b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_SCEDMAW_UNORDERED (0UL << 30) 367b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG4_PCFIFO_SCEDMAW_MASK (1UL << 30) 368e64ce3abSVarun Wadekar 369b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG5 0xbf4UL 370b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG5_RESET_VAL 0UL 371b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG5_PCFIFO_APEDMAW_UNORDERED (0UL << 0) 372b86e691eSKrishna Reddy #define MC_PCFIFO_CLIENT_CONFIG5_PCFIFO_APEDMAW_MASK (1UL << 0) 373e64ce3abSVarun Wadekar 37468c7de6fSVarun Wadekar #ifndef __ASSEMBLY__ 37568c7de6fSVarun Wadekar 37609d40e0eSAntonio Nino Diaz #include <lib/mmio.h> 37768c7de6fSVarun Wadekar 378412dd5c5SVarun Wadekar static inline uint32_t tegra_mc_read_32(uint32_t off) 379412dd5c5SVarun Wadekar { 380412dd5c5SVarun Wadekar return mmio_read_32(TEGRA_MC_BASE + off); 381412dd5c5SVarun Wadekar } 382412dd5c5SVarun Wadekar 383412dd5c5SVarun Wadekar static inline void tegra_mc_write_32(uint32_t off, uint32_t val) 384412dd5c5SVarun Wadekar { 385412dd5c5SVarun Wadekar mmio_write_32(TEGRA_MC_BASE + off, val); 386412dd5c5SVarun Wadekar } 387412dd5c5SVarun Wadekar 388412dd5c5SVarun Wadekar static inline uint32_t tegra_mc_streamid_read_32(uint32_t off) 389412dd5c5SVarun Wadekar { 390412dd5c5SVarun Wadekar return mmio_read_32(TEGRA_MC_STREAMID_BASE + off); 391412dd5c5SVarun Wadekar } 392412dd5c5SVarun Wadekar 393412dd5c5SVarun Wadekar static inline void tegra_mc_streamid_write_32(uint32_t off, uint32_t val) 394412dd5c5SVarun Wadekar { 395412dd5c5SVarun Wadekar mmio_write_32(TEGRA_MC_STREAMID_BASE + off, val); 396412dd5c5SVarun Wadekar } 397412dd5c5SVarun Wadekar 398e64ce3abSVarun Wadekar #define mc_set_pcfifo_unordered_boot_so_mss(id, client) \ 399e64ce3abSVarun Wadekar (~MC_PCFIFO_CLIENT_CONFIG##id##_PCFIFO_##client##_MASK | \ 400e64ce3abSVarun Wadekar MC_PCFIFO_CLIENT_CONFIG##id##_PCFIFO_##client##_UNORDERED) 401e64ce3abSVarun Wadekar 402b86e691eSKrishna Reddy #define mc_set_pcfifo_ordered_boot_so_mss(id, client) \ 403b86e691eSKrishna Reddy MC_PCFIFO_CLIENT_CONFIG##id##_PCFIFO_##client##_ORDERED 404e64ce3abSVarun Wadekar 405e64ce3abSVarun Wadekar #define mc_set_tsa_passthrough(client) \ 406e64ce3abSVarun Wadekar { \ 407e64ce3abSVarun Wadekar mmio_write_32(TEGRA_TSA_BASE + TSA_CONFIG_STATIC0_CSW_##client, \ 408e64ce3abSVarun Wadekar (TSA_CONFIG_STATIC0_CSW_##client##_RESET & \ 409*61beb3e0SAnthony Zhou (uint32_t)~TSA_CONFIG_CSW_MEMTYPE_OVERRIDE_MASK) | \ 410*61beb3e0SAnthony Zhou (uint32_t)TSA_CONFIG_CSW_MEMTYPE_OVERRIDE_PASTHRU); \ 411e64ce3abSVarun Wadekar } 412e64ce3abSVarun Wadekar 413b86e691eSKrishna Reddy #define mc_set_txn_override(client, normal_axi_id, so_dev_axi_id, normal_override, so_dev_override) \ 414e64ce3abSVarun Wadekar { \ 415e64ce3abSVarun Wadekar tegra_mc_write_32(MC_TXN_OVERRIDE_CONFIG_##client, \ 416b86e691eSKrishna Reddy MC_TXN_OVERRIDE_##normal_axi_id | \ 417b86e691eSKrishna Reddy MC_TXN_OVERRIDE_CONFIG_COH_PATH_##so_dev_override##_SO_DEV | \ 418b86e691eSKrishna Reddy MC_TXN_OVERRIDE_CONFIG_COH_PATH_##normal_override##_NORMAL | \ 419b86e691eSKrishna Reddy MC_TXN_OVERRIDE_CONFIG_CGID_##so_dev_axi_id); \ 420e64ce3abSVarun Wadekar } 42106803cfdSPritesh Raithatha 42206803cfdSPritesh Raithatha /******************************************************************************* 42306803cfdSPritesh Raithatha * Handler to read memory configuration settings 42406803cfdSPritesh Raithatha * 42506803cfdSPritesh Raithatha * Implemented by SoCs under tegra/soc/txxx 42606803cfdSPritesh Raithatha ******************************************************************************/ 42706803cfdSPritesh Raithatha tegra_mc_settings_t *tegra_get_mc_settings(void); 42806803cfdSPritesh Raithatha 42968c7de6fSVarun Wadekar #endif /* __ASSMEBLY__ */ 430e64ce3abSVarun Wadekar 431c3cf06f1SAntonio Nino Diaz #endif /* MEMCTRL_V2_H */ 432