xref: /rk3399_ARM-atf/plat/mediatek/mt8196/include/platform_def.h (revision d8fdff38b544b79c4f0b757e3b3c82ce9c8a2f9e)
1 /*
2  * Copyright (c) 2025, Mediatek Inc. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #ifndef PLATFORM_DEF_H
8 #define PLATFORM_DEF_H
9 
10 #include <arch.h>
11 #include <plat/common/common_def.h>
12 
13 #include <arch_def.h>
14 
15 #define PLAT_PRIMARY_CPU	(0x0)
16 
17 #define MT_GIC_BASE		(0x0C400000)
18 #define MCUCFG_BASE		(0x0C000000)
19 #define MCUCFG_REG_SIZE		(0x50000)
20 #define IO_PHYS			(0x10000000)
21 
22 #define MT_UTILITYBUS_BASE	(0x0C800000)
23 #define MT_UTILITYBUS_SIZE	(0x800000)
24 
25 /* Aggregate of all devices for MMU mapping */
26 #define MTK_DEV_RNG1_BASE	(IO_PHYS)
27 #define MTK_DEV_RNG1_SIZE	(0x10000000)
28 
29 #define TOPCKGEN_BASE		(IO_PHYS)
30 
31 /*******************************************************************************
32  * AUDIO related constants
33  ******************************************************************************/
34 #define AUDIO_BASE		(IO_PHYS + 0x0a110000)
35 
36 /*******************************************************************************
37  * APUSYS related constants
38  ******************************************************************************/
39 #define APUSYS_BASE			(IO_PHYS + 0x09000000)
40 #define APU_MD32_SYSCTRL		(IO_PHYS + 0x09001000)
41 #define APU_MD32_WDT			(IO_PHYS + 0x09002000)
42 #define APU_LOGTOP			(IO_PHYS + 0x09024000)
43 #define APUSYS_CTRL_DAPC_RCX_BASE	(IO_PHYS + 0x09030000)
44 #define APU_REVISER			(IO_PHYS + 0x0903C000)
45 #define APU_RCX_UPRV_TCU		(IO_PHYS + 0x09060000)
46 #define APU_RCX_EXTM_TCU		(IO_PHYS + 0x09061000)
47 #define APU_CMU_TOP			(IO_PHYS + 0x09067000)
48 #define APUSYS_CE_BASE			(IO_PHYS + 0x090B0000)
49 #define APU_ARE_REG_BASE		(IO_PHYS + 0x090B0000)
50 #define APU_RCX_VCORE_CONFIG		(IO_PHYS + 0x090E0000)
51 #define APU_AO_CTRL			(IO_PHYS + 0x090F2000)
52 #define APU_SEC_CON			(IO_PHYS + 0x090F5000)
53 #define APUSYS_CTRL_DAPC_AO_BASE	(IO_PHYS + 0x090FC000)
54 
55 #define APU_MBOX0			(0x4C200000)
56 #define APU_MD32_TCM			(0x4D000000)
57 
58 #define APU_MD32_TCM_SZ			(0x50000)
59 #define APU_MBOX0_SZ			(0x100000)
60 #define APU_INFRA_BASE			(0x1002C000)
61 #define APU_INFRA_SZ			(0x1000)
62 
63 #define APU_RESERVE_MEMORY		(0x95000000)
64 #define APU_SEC_INFO_OFFSET		(0x100000)
65 #define APU_RESERVE_SIZE		(0x1400000)
66 
67 /*******************************************************************************
68  * SPM related constants
69  ******************************************************************************/
70 #define SPM_BASE		(IO_PHYS + 0x0C004000)
71 #define SPM_REG_SIZE		(0x1000)
72 #define SPM_SRAM_BASE		(IO_PHYS + 0x0C00C000)
73 #define SPM_SRAM_REG_SIZE	(0x1000)
74 #define SPM_PBUS_BASE		(IO_PHYS + 0x0C00D000)
75 #define SPM_PBUS_REG_SIZE	(0x1000)
76 
77 #ifdef SPM_BASE
78 #define SPM_EXT_INT_WAKEUP_REQ		(SPM_BASE + 0x210)
79 #define SPM_EXT_INT_WAKEUP_REQ_SET	(SPM_BASE + 0x214)
80 #define SPM_EXT_INT_WAKEUP_REQ_CLR	(SPM_BASE + 0x218)
81 #define SPM_CPU_BUCK_ISO_CON		(SPM_BASE + 0xEF8)
82 #define SPM_CPU_BUCK_ISO_DEFAUT		(0x0)
83 #define SPM_AUDIO_PWR_CON		(SPM_BASE + 0xE4C)
84 #endif
85 
86 /*******************************************************************************
87  * GPIO related constants
88  ******************************************************************************/
89 #define GPIO_BASE		(IO_PHYS + 0x0002D000)
90 #define RGU_BASE		(IO_PHYS + 0x0C010000)
91 #define DRM_BASE		(IO_PHYS + 0x0000D000)
92 #define IOCFG_RT_BASE		(IO_PHYS + 0x02000000)
93 #define IOCFG_RM1_BASE		(IO_PHYS + 0x02020000)
94 #define IOCFG_RM2_BASE		(IO_PHYS + 0x02040000)
95 #define IOCFG_RB_BASE		(IO_PHYS + 0x02060000)
96 #define IOCFG_BM1_BASE		(IO_PHYS + 0x02820000)
97 #define IOCFG_BM2_BASE		(IO_PHYS + 0x02840000)
98 #define IOCFG_BM3_BASE		(IO_PHYS + 0x02860000)
99 #define IOCFG_LT_BASE		(IO_PHYS + 0x03000000)
100 #define IOCFG_LM1_BASE		(IO_PHYS + 0x03020000)
101 #define IOCFG_LM2_BASE		(IO_PHYS + 0x03040000)
102 #define IOCFG_LB1_BASE		(IO_PHYS + 0x030f0000)
103 #define IOCFG_LB2_BASE		(IO_PHYS + 0x03110000)
104 #define IOCFG_TM1_BASE		(IO_PHYS + 0x03800000)
105 #define IOCFG_TM2_BASE		(IO_PHYS + 0x03820000)
106 #define IOCFG_TM3_BASE		(IO_PHYS + 0x03860000)
107 
108 /*******************************************************************************
109  * UART related constants
110  ******************************************************************************/
111 #define UART0_BASE	(IO_PHYS + 0x06000000)
112 #define UART_BAUDRATE	(115200)
113 
114 /*******************************************************************************
115  * PMIF address
116  ******************************************************************************/
117 #define PMIF_SPMI_M_BASE	(IO_PHYS + 0x0C01A000)
118 #define PMIF_SPMI_P_BASE	(IO_PHYS + 0x0C018000)
119 #define PMIF_SPMI_SIZE		0x1000
120 
121 /*******************************************************************************
122  * SPMI address
123  ******************************************************************************/
124 #define SPMI_MST_M_BASE		(IO_PHYS + 0x0C01C000)
125 #define SPMI_MST_P_BASE		(IO_PHYS + 0x0C01C800)
126 #define SPMI_MST_SIZE		0x1000
127 
128 /*******************************************************************************
129  * Infra IOMMU related constants
130  ******************************************************************************/
131 #define INFRACFG_AO_BASE	(IO_PHYS + 0x00001000)
132 #define INFRACFG_AO_MEM_BASE	(IO_PHYS + 0x00404000)
133 #define PERICFG_AO_BASE		(IO_PHYS + 0x06630000)
134 #define PERICFG_AO_REG_SIZE	(0x1000)
135 
136 /*******************************************************************************
137  * GIC-600 & interrupt handling related constants
138  ******************************************************************************/
139 /* Base MTK_platform compatible GIC memory map */
140 #define BASE_GICD_BASE		(MT_GIC_BASE)
141 #define MT_GIC_RDIST_BASE	(MT_GIC_BASE + 0x40000)
142 #define MTK_GIC_REG_SIZE	0x400000
143 #define SGI_MASK		0xffff
144 #define DEV_IRQ_ID		982
145 
146 #define PLATFORM_G1S_PROPS(grp) \
147 	INTR_PROP_DESC(DEV_IRQ_ID, GIC_HIGHEST_SEC_PRIORITY, grp, \
148 			GIC_INTR_CFG_LEVEL)
149 
150 /*******************************************************************************
151  * CIRQ related constants
152  ******************************************************************************/
153 #define SYS_CIRQ_BASE		(IO_PHYS + 0x1CB000)
154 #define MD_WDT_IRQ_BIT_ID	(397)
155 #define CIRQ_REG_NUM		(26)
156 #define CIRQ_SPI_START		(128)
157 #define CIRQ_IRQ_NUM		(831)
158 
159 /*******************************************************************************
160  * MM IOMMU & SMI related constants
161  ******************************************************************************/
162 #define SMI_LARB_0_BASE		(IO_PHYS + 0x0c022000)
163 #define SMI_LARB_1_BASE		(IO_PHYS + 0x0c023000)
164 #define SMI_LARB_2_BASE		(IO_PHYS + 0x0c102000)
165 #define SMI_LARB_3_BASE		(IO_PHYS + 0x0c103000)
166 #define SMI_LARB_4_BASE		(IO_PHYS + 0x04013000)
167 #define SMI_LARB_5_BASE		(IO_PHYS + 0x04f02000)
168 #define SMI_LARB_6_BASE		(IO_PHYS + 0x04f03000)
169 #define SMI_LARB_7_BASE		(IO_PHYS + 0x04e04000)
170 #define SMI_LARB_9_BASE		(IO_PHYS + 0x05001000)
171 #define SMI_LARB_10_BASE	(IO_PHYS + 0x05120000)
172 #define SMI_LARB_11A_BASE	(IO_PHYS + 0x05230000)
173 #define SMI_LARB_11B_BASE	(IO_PHYS + 0x05530000)
174 #define SMI_LARB_11C_BASE	(IO_PHYS + 0x05630000)
175 #define SMI_LARB_12_BASE	(IO_PHYS + 0x05340000)
176 #define SMI_LARB_13_BASE	(IO_PHYS + 0x06001000)
177 #define SMI_LARB_14_BASE	(IO_PHYS + 0x06002000)
178 #define SMI_LARB_15_BASE	(IO_PHYS + 0x05140000)
179 #define SMI_LARB_16A_BASE	(IO_PHYS + 0x06008000)
180 #define SMI_LARB_16B_BASE	(IO_PHYS + 0x0600a000)
181 #define SMI_LARB_17A_BASE	(IO_PHYS + 0x06009000)
182 #define SMI_LARB_17B_BASE	(IO_PHYS + 0x0600b000)
183 #define SMI_LARB_19_BASE	(IO_PHYS + 0x0a010000)
184 #define SMI_LARB_21_BASE	(IO_PHYS + 0x0802e000)
185 #define SMI_LARB_23_BASE	(IO_PHYS + 0x0800d000)
186 #define SMI_LARB_27_BASE	(IO_PHYS + 0x07201000)
187 #define SMI_LARB_28_BASE	(IO_PHYS + 0x00000000)
188 #define SMI_LARB_REG_RNG_SIZE	(0x1000)
189 
190 /*******************************************************************************
191  * APMIXEDSYS related constants
192  ******************************************************************************/
193 #define APMIXEDSYS		(IO_PHYS + 0x0000C000)
194 
195 /*******************************************************************************
196  * VPPSYS related constants
197  ******************************************************************************/
198 #define VPPSYS0_BASE		(IO_PHYS + 0x04000000)
199 #define VPPSYS1_BASE		(IO_PHYS + 0x04f00000)
200 
201 /*******************************************************************************
202  * VDOSYS related constants
203  ******************************************************************************/
204 #define VDOSYS0_BASE		(IO_PHYS + 0x0C01D000)
205 #define VDOSYS1_BASE		(IO_PHYS + 0x0C100000)
206 
207 /*******************************************************************************
208  * DP related constants
209  ******************************************************************************/
210 #define EDP_SEC_BASE		(IO_PHYS + 0x2EC54000)
211 #define DP_SEC_BASE		(IO_PHYS + 0x2EC14000)
212 #define EDP_SEC_SIZE		(0x1000)
213 #define DP_SEC_SIZE		(0x1000)
214 
215 /*******************************************************************************
216  * EMI MPU related constants
217  *******************************************************************************/
218 #define EMI_MPU_BASE			(IO_PHYS + 0x00428000)
219 #define SUB_EMI_MPU_BASE		(IO_PHYS + 0x00528000)
220 #define EMI_SLB_BASE			(IO_PHYS + 0x0042e000)
221 #define SUB_EMI_SLB_BASE		(IO_PHYS + 0x0052e000)
222 #define CHN0_EMI_APB_BASE		(IO_PHYS + 0x00201000)
223 #define CHN1_EMI_APB_BASE		(IO_PHYS + 0x00205000)
224 #define CHN2_EMI_APB_BASE		(IO_PHYS + 0x00209000)
225 #define CHN3_EMI_APB_BASE		(IO_PHYS + 0x0020D000)
226 #define EMI_APB_BASE			(IO_PHYS + 0x00429000)
227 #define INFRA_EMI_DEBUG_CFG_BASE	(IO_PHYS + 0x00425000)
228 #define NEMI_SMPU_BASE			(IO_PHYS + 0x0042f000)
229 #define SEMI_SMPU_BASE			(IO_PHYS + 0x0052f000)
230 #define SUB_EMI_APB_BASE		(IO_PHYS + 0x00529000)
231 #define SUB_INFRA_EMI_DEBUG_CFG_BASE	(IO_PHYS + 0x00525000)
232 #define SUB_INFRACFG_AO_MEM_BASE	(IO_PHYS + 0x00504000)
233 #define EMI_MPU_ALIGN_BITS		12
234 
235 /*******************************************************************************
236  * System counter frequency related constants
237  ******************************************************************************/
238 #define SYS_COUNTER_FREQ_IN_HZ	(13000000)
239 #define SYS_COUNTER_FREQ_IN_MHZ	(13)
240 
241 /*******************************************************************************
242  * Generic platform constants
243  ******************************************************************************/
244 #define PLATFORM_STACK_SIZE		(0x800)
245 #define SOC_CHIP_ID			U(0x8196)
246 
247 /*******************************************************************************
248  * Platform memory map related constants
249  ******************************************************************************/
250 #define TZRAM_BASE			(0x94600000)
251 #define TZRAM_SIZE			(0x00200000)
252 
253 /*******************************************************************************
254  * BL31 specific defines.
255  ******************************************************************************/
256 /*
257  * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
258  * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
259  * little space for growth.
260  */
261 #define BL31_BASE			(TZRAM_BASE + 0x1000)
262 #define BL31_LIMIT			(TZRAM_BASE + TZRAM_SIZE)
263 
264 /*******************************************************************************
265  * Platform specific page table and MMU setup constants
266  ******************************************************************************/
267 #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 39)
268 #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 39)
269 #define MAX_XLAT_TABLES			(128)
270 #define MAX_MMAP_REGIONS		(512)
271 
272 /*******************************************************************************
273  * CPU_EB TCM handling related constants
274  ******************************************************************************/
275 #define CPU_EB_TCM_BASE		0x0C2CF000
276 #define CPU_EB_TCM_SIZE		0x1000
277 #define CPU_EB_TCM_CNT_BASE	0x0C2CC000
278 
279 /*******************************************************************************
280  * CPU PM definitions
281  ******************************************************************************/
282 #define PLAT_CPU_PM_B_BUCK_ISO_ID	(6)
283 #define PLAT_CPU_PM_ILDO_ID		(6)
284 
285 /*******************************************************************************
286  * SYSTIMER related definitions
287  ******************************************************************************/
288 #define SYSTIMER_BASE		(0x1C400000)
289 
290 /*******************************************************************************
291  * CKSYS related constants
292  ******************************************************************************/
293 #define CKSYS_BASE		(IO_PHYS)
294 
295 /*******************************************************************************
296  * VLP AO related constants
297  ******************************************************************************/
298 #define VLPCFG_BUS_BASE		(IO_PHYS + 0x0C001000)
299 #define VLPCFG_BUS_SIZE		(0x1000)
300 #define VLP_AO_DEVAPC_APB_BASE	(IO_PHYS + 0x0C550000)
301 #define VLP_AO_DEVAPC_APB_SIZE	(0x1000)
302 
303 /*******************************************************************************
304  * SCP registers
305  ******************************************************************************/
306 #define SCP_CLK_CTRL_BASE	(IO_PHYS + 0x0CF21000)
307 #define SCP_CLK_CTRL_SIZE	(0x1000)
308 
309 #define SCP_CFGREG_BASE		(IO_PHYS + 0x0CF24000)
310 #define SCP_CFGREG_SIZE		(0x1000)
311 
312 /*******************************************************************************
313  * VLP CKSYS related constants
314  ******************************************************************************/
315 #define VLP_CKSYS_BASE		(IO_PHYS + 0x0C016000)
316 #define VLP_CKSYS_SIZE		0x1000
317 
318 /*******************************************************************************
319  * PERI related constants use PERI secure address to garuantee access
320  ******************************************************************************/
321 #define PERICFG_AO_SIZE		0x1000
322 #define PERI_CG0_STA		(PERICFG_AO_BASE + 0x10)
323 #define PERI_CLK_CON		(PERICFG_AO_BASE + 0x20)
324 #define PERI_CG1_CLR		(PERICFG_AO_BASE + 0x30)
325 
326 /******************************************************************************
327  * LPM syssram related constants
328  *****************************************************************************/
329 #define MTK_LPM_SRAM_BASE	0x11B000
330 #define MTK_LPM_SRAM_MAP_SIZE	0x1000
331 
332 /*******************************************************************************
333  * SSPM_MBOX_3 related constants
334  ******************************************************************************/
335 #define SSPM_MBOX_3_BASE	(IO_PHYS + 0x0C380000)
336 #define SSPM_MBOX_3_SIZE	0x1000
337 
338 /*******************************************************************************
339  * SSPM related constants
340  ******************************************************************************/
341 #define SSPM_REG_OFFSET		(0x40000)
342 #define SSPM_CFGREG_BASE	(IO_PHYS + 0x0C300000 + SSPM_REG_OFFSET)
343 #define SSPM_CFGREG_SIZE	(0x1000)
344 
345 /*******************************************************************************
346  * MMinfra related constants
347  ******************************************************************************/
348 #define MTK_VLP_TRACER_MON_BASE		(IO_PHYS + 0x0c000000)
349 #define MTK_VLP_TRACER_MON_REG_SIZE	(0x1000)
350 
351 #endif /* PLATFORM_DEF_H */
352