1 /* 2 * Copyright (c) 2024, Mediatek Inc. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #ifndef PLATFORM_DEF_H 8 #define PLATFORM_DEF_H 9 10 #include <arch.h> 11 #include <plat/common/common_def.h> 12 13 #include <arch_def.h> 14 15 #define PLAT_PRIMARY_CPU (0x0) 16 17 #define MT_GIC_BASE (0x0C400000) 18 #define MCUCFG_BASE (0x0C000000) 19 #define MCUCFG_REG_SIZE (0x50000) 20 #define IO_PHYS (0x10000000) 21 22 /* Aggregate of all devices for MMU mapping */ 23 #define MTK_DEV_RNG1_BASE (IO_PHYS) 24 #define MTK_DEV_RNG1_SIZE (0x10000000) 25 26 #define TOPCKGEN_BASE (IO_PHYS) 27 28 /******************************************************************************* 29 * AUDIO related constants 30 ******************************************************************************/ 31 #define AUDIO_BASE (IO_PHYS + 0x0a110000) 32 33 /******************************************************************************* 34 * APUSYS related constants 35 ******************************************************************************/ 36 #define APUSYS_BASE (IO_PHYS + 0x09000000) 37 #define APUSYS_CE_BASE (IO_PHYS + 0x090B0000) 38 #define APUSYS_CTRL_DAPC_AO_BASE (IO_PHYS + 0x090FC000) 39 40 #define APU_MBOX0 (0x4C200000) 41 42 /******************************************************************************* 43 * SPM related constants 44 ******************************************************************************/ 45 #define SPM_BASE (IO_PHYS + 0x0C004000) 46 47 /******************************************************************************* 48 * GPIO related constants 49 ******************************************************************************/ 50 #define GPIO_BASE (IO_PHYS + 0x0002D000) 51 #define RGU_BASE (IO_PHYS + 0x0C00B000) 52 #define DRM_BASE (IO_PHYS + 0x0000D000) 53 #define IOCFG_RT_BASE (IO_PHYS + 0x02000000) 54 #define IOCFG_RM1_BASE (IO_PHYS + 0x02020000) 55 #define IOCFG_RM2_BASE (IO_PHYS + 0x02040000) 56 #define IOCFG_RB_BASE (IO_PHYS + 0x02060000) 57 #define IOCFG_BM1_BASE (IO_PHYS + 0x02820000) 58 #define IOCFG_BM2_BASE (IO_PHYS + 0x02840000) 59 #define IOCFG_BM3_BASE (IO_PHYS + 0x02860000) 60 #define IOCFG_LT_BASE (IO_PHYS + 0x03000000) 61 #define IOCFG_LM1_BASE (IO_PHYS + 0x03020000) 62 #define IOCFG_LM2_BASE (IO_PHYS + 0x03040000) 63 #define IOCFG_LB1_BASE (IO_PHYS + 0x030f0000) 64 #define IOCFG_LB2_BASE (IO_PHYS + 0x03110000) 65 #define IOCFG_TM1_BASE (IO_PHYS + 0x03800000) 66 #define IOCFG_TM2_BASE (IO_PHYS + 0x03820000) 67 #define IOCFG_TM3_BASE (IO_PHYS + 0x03860000) 68 69 /******************************************************************************* 70 * UART related constants 71 ******************************************************************************/ 72 #define UART0_BASE (IO_PHYS + 0x06000000) 73 #define UART_BAUDRATE (115200) 74 75 /******************************************************************************* 76 * Infra IOMMU related constants 77 ******************************************************************************/ 78 #define INFRACFG_AO_BASE (IO_PHYS + 0x00001000) 79 #define INFRACFG_AO_MEM_BASE (IO_PHYS + 0x00404000) 80 #define PERICFG_AO_BASE (IO_PHYS + 0x06630000) 81 #define PERICFG_AO_REG_SIZE (0x1000) 82 83 /******************************************************************************* 84 * GIC-600 & interrupt handling related constants 85 ******************************************************************************/ 86 /* Base MTK_platform compatible GIC memory map */ 87 #define BASE_GICD_BASE (MT_GIC_BASE) 88 #define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000) 89 #define MTK_GIC_REG_SIZE 0x400000 90 91 /******************************************************************************* 92 * MM IOMMU & SMI related constants 93 ******************************************************************************/ 94 #define SMI_LARB_0_BASE (IO_PHYS + 0x0c022000) 95 #define SMI_LARB_1_BASE (IO_PHYS + 0x0c023000) 96 #define SMI_LARB_2_BASE (IO_PHYS + 0x0c102000) 97 #define SMI_LARB_3_BASE (IO_PHYS + 0x0c103000) 98 #define SMI_LARB_4_BASE (IO_PHYS + 0x04013000) 99 #define SMI_LARB_5_BASE (IO_PHYS + 0x04f02000) 100 #define SMI_LARB_6_BASE (IO_PHYS + 0x04f03000) 101 #define SMI_LARB_7_BASE (IO_PHYS + 0x04e04000) 102 #define SMI_LARB_9_BASE (IO_PHYS + 0x05001000) 103 #define SMI_LARB_10_BASE (IO_PHYS + 0x05120000) 104 #define SMI_LARB_11A_BASE (IO_PHYS + 0x05230000) 105 #define SMI_LARB_11B_BASE (IO_PHYS + 0x05530000) 106 #define SMI_LARB_11C_BASE (IO_PHYS + 0x05630000) 107 #define SMI_LARB_12_BASE (IO_PHYS + 0x05340000) 108 #define SMI_LARB_13_BASE (IO_PHYS + 0x06001000) 109 #define SMI_LARB_14_BASE (IO_PHYS + 0x06002000) 110 #define SMI_LARB_15_BASE (IO_PHYS + 0x05140000) 111 #define SMI_LARB_16A_BASE (IO_PHYS + 0x06008000) 112 #define SMI_LARB_16B_BASE (IO_PHYS + 0x0600a000) 113 #define SMI_LARB_17A_BASE (IO_PHYS + 0x06009000) 114 #define SMI_LARB_17B_BASE (IO_PHYS + 0x0600b000) 115 #define SMI_LARB_19_BASE (IO_PHYS + 0x0a010000) 116 #define SMI_LARB_21_BASE (IO_PHYS + 0x0802e000) 117 #define SMI_LARB_23_BASE (IO_PHYS + 0x0800d000) 118 #define SMI_LARB_27_BASE (IO_PHYS + 0x07201000) 119 #define SMI_LARB_28_BASE (IO_PHYS + 0x00000000) 120 #define SMI_LARB_REG_RNG_SIZE (0x1000) 121 122 /******************************************************************************* 123 * APMIXEDSYS related constants 124 ******************************************************************************/ 125 #define APMIXEDSYS (IO_PHYS + 0x0000C000) 126 127 /******************************************************************************* 128 * VPPSYS related constants 129 ******************************************************************************/ 130 #define VPPSYS0_BASE (IO_PHYS + 0x04000000) 131 #define VPPSYS1_BASE (IO_PHYS + 0x04f00000) 132 133 /******************************************************************************* 134 * VDOSYS related constants 135 ******************************************************************************/ 136 #define VDOSYS0_BASE (IO_PHYS + 0x0C01D000) 137 #define VDOSYS1_BASE (IO_PHYS + 0x0C100000) 138 139 /******************************************************************************* 140 * DP related constants 141 ******************************************************************************/ 142 #define EDP_SEC_BASE (IO_PHYS + 0x2EC50000) 143 #define DP_SEC_BASE (IO_PHYS + 0x2EC10000) 144 #define EDP_SEC_SIZE (0x1000) 145 #define DP_SEC_SIZE (0x1000) 146 147 /******************************************************************************* 148 * EMI MPU related constants 149 *******************************************************************************/ 150 #define EMI_MPU_BASE (IO_PHYS + 0x00428000) 151 #define SUB_EMI_MPU_BASE (IO_PHYS + 0x00528000) 152 153 /******************************************************************************* 154 * System counter frequency related constants 155 ******************************************************************************/ 156 #define SYS_COUNTER_FREQ_IN_HZ (13000000) 157 #define SYS_COUNTER_FREQ_IN_MHZ (13) 158 159 /******************************************************************************* 160 * Generic platform constants 161 ******************************************************************************/ 162 #define PLATFORM_STACK_SIZE (0x800) 163 #define SOC_CHIP_ID U(0x8196) 164 165 /******************************************************************************* 166 * Platform memory map related constants 167 ******************************************************************************/ 168 #define TZRAM_BASE (0x94600000) 169 #define TZRAM_SIZE (0x00200000) 170 171 /******************************************************************************* 172 * BL31 specific defines. 173 ******************************************************************************/ 174 /* 175 * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if 176 * present). BL31_BASE is calculated using the current BL3-1 debug size plus a 177 * little space for growth. 178 */ 179 #define BL31_BASE (TZRAM_BASE + 0x1000) 180 #define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE) 181 182 /******************************************************************************* 183 * Platform specific page table and MMU setup constants 184 ******************************************************************************/ 185 #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 39) 186 #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 39) 187 #define MAX_XLAT_TABLES (128) 188 #define MAX_MMAP_REGIONS (512) 189 190 /******************************************************************************* 191 * CPU PM definitions 192 *******************************************************************************/ 193 #define PLAT_CPU_PM_B_BUCK_ISO_ID (6) 194 #define PLAT_CPU_PM_ILDO_ID (6) 195 #define CPU_IDLE_SRAM_BASE (0x11B000) 196 #define CPU_IDLE_SRAM_SIZE (0x1000) 197 198 /******************************************************************************* 199 * SYSTIMER related definitions 200 ******************************************************************************/ 201 #define SYSTIMER_BASE (0x1C400000) 202 203 #endif /* PLATFORM_DEF_H */ 204