xref: /rk3399_ARM-atf/plat/mediatek/mt8195/include/platform_def.h (revision 9ff8b8ca9393e31e790eb2c8e7ea5c5f41f45198)
1174a1cfeSYidi Lin /*
2174a1cfeSYidi Lin  * Copyright (c) 2021, ARM Limited and Contributors. All rights reserved.
3174a1cfeSYidi Lin  *
4174a1cfeSYidi Lin  * SPDX-License-Identifier: BSD-3-Clause
5174a1cfeSYidi Lin  */
6174a1cfeSYidi Lin 
7174a1cfeSYidi Lin #ifndef PLATFORM_DEF_H
8174a1cfeSYidi Lin #define PLATFORM_DEF_H
9174a1cfeSYidi Lin 
10174a1cfeSYidi Lin #define PLAT_PRIMARY_CPU	0x0
11174a1cfeSYidi Lin 
12174a1cfeSYidi Lin #define MT_GIC_BASE		(0x0C000000)
13174a1cfeSYidi Lin #define MCUCFG_BASE		(0x0C530000)
14174a1cfeSYidi Lin #define IO_PHYS			(0x10000000)
15174a1cfeSYidi Lin 
16174a1cfeSYidi Lin /* Aggregate of all devices for MMU mapping */
17174a1cfeSYidi Lin #define MTK_DEV_RNG0_BASE	IO_PHYS
18*9ff8b8caSTinghan Shen #define MTK_DEV_RNG0_SIZE	0x10000000
19174a1cfeSYidi Lin #define MTK_DEV_RNG2_BASE	MT_GIC_BASE
20174a1cfeSYidi Lin #define MTK_DEV_RNG2_SIZE	0x600000
21acc85548SJames Liao #define MTK_MCDI_SRAM_BASE	0x11B000
22acc85548SJames Liao #define MTK_MCDI_SRAM_MAP_SIZE	0x1000
23174a1cfeSYidi Lin 
240d82eff6SJames Liao #define SPM_BASE		(IO_PHYS + 0x00006000)
25174a1cfeSYidi Lin 
26174a1cfeSYidi Lin /*******************************************************************************
277eb42237SRex-BC Chen  * DP/eDP related constants
287eb42237SRex-BC Chen  ******************************************************************************/
297eb42237SRex-BC Chen #define eDP_SEC_BASE		(IO_PHYS + 0x0C504000)
307eb42237SRex-BC Chen #define DP_SEC_BASE		(IO_PHYS + 0x0C604000)
317eb42237SRex-BC Chen #define eDP_SEC_SIZE		0x1000
327eb42237SRex-BC Chen #define DP_SEC_SIZE		0x1000
337eb42237SRex-BC Chen 
347eb42237SRex-BC Chen /*******************************************************************************
35aebd4dc8Smtk20895  * GPIO related constants
36aebd4dc8Smtk20895  ******************************************************************************/
37aebd4dc8Smtk20895 #define GPIO_BASE		(IO_PHYS + 0x00005000)
38aebd4dc8Smtk20895 #define IOCFG_BM_BASE		(IO_PHYS + 0x01D10000)
39aebd4dc8Smtk20895 #define IOCFG_BL_BASE		(IO_PHYS + 0x01D30000)
40aebd4dc8Smtk20895 #define IOCFG_BR_BASE		(IO_PHYS + 0x01D40000)
41aebd4dc8Smtk20895 #define IOCFG_LM_BASE		(IO_PHYS + 0x01E20000)
42aebd4dc8Smtk20895 #define IOCFG_RB_BASE		(IO_PHYS + 0x01EB0000)
43aebd4dc8Smtk20895 #define IOCFG_TL_BASE		(IO_PHYS + 0x01F40000)
44aebd4dc8Smtk20895 
45aebd4dc8Smtk20895 /*******************************************************************************
46174a1cfeSYidi Lin  * UART related constants
47174a1cfeSYidi Lin  ******************************************************************************/
48174a1cfeSYidi Lin #define UART0_BASE			(IO_PHYS + 0x01001100)
49174a1cfeSYidi Lin #define UART1_BASE			(IO_PHYS + 0x01001200)
50174a1cfeSYidi Lin 
51174a1cfeSYidi Lin #define UART_BAUDRATE			115200
52174a1cfeSYidi Lin 
53174a1cfeSYidi Lin /*******************************************************************************
540909819aSYidi Lin  * PMIC related constants
550909819aSYidi Lin  ******************************************************************************/
560909819aSYidi Lin #define PMIC_WRAP_BASE			(IO_PHYS + 0x00024000)
570909819aSYidi Lin 
580909819aSYidi Lin /*******************************************************************************
59174a1cfeSYidi Lin  * System counter frequency related constants
60174a1cfeSYidi Lin  ******************************************************************************/
61174a1cfeSYidi Lin #define SYS_COUNTER_FREQ_IN_TICKS	13000000
62174a1cfeSYidi Lin #define SYS_COUNTER_FREQ_IN_MHZ		13
63174a1cfeSYidi Lin 
64174a1cfeSYidi Lin /*******************************************************************************
65c63f1451Schristine.zhu  * GIC-600 & interrupt handling related constants
66c63f1451Schristine.zhu  ******************************************************************************/
67c63f1451Schristine.zhu /* Base MTK_platform compatible GIC memory map */
68c63f1451Schristine.zhu #define BASE_GICD_BASE			MT_GIC_BASE
69c63f1451Schristine.zhu #define MT_GIC_RDIST_BASE		(MT_GIC_BASE + 0x40000)
70c63f1451Schristine.zhu 
71e5490f95Sgtk_pangao #define SYS_CIRQ_BASE			(IO_PHYS + 0x204000)
72e5490f95Sgtk_pangao #define CIRQ_REG_NUM			23
73e5490f95Sgtk_pangao #define CIRQ_IRQ_NUM			730
74e5490f95Sgtk_pangao #define CIRQ_SPI_START			96
75e5490f95Sgtk_pangao #define MD_WDT_IRQ_BIT_ID		141
76c63f1451Schristine.zhu /*******************************************************************************
77174a1cfeSYidi Lin  * Platform binary types for linking
78174a1cfeSYidi Lin  ******************************************************************************/
79174a1cfeSYidi Lin #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
80174a1cfeSYidi Lin #define PLATFORM_LINKER_ARCH		aarch64
81174a1cfeSYidi Lin 
82174a1cfeSYidi Lin /*******************************************************************************
83174a1cfeSYidi Lin  * Generic platform constants
84174a1cfeSYidi Lin  ******************************************************************************/
85174a1cfeSYidi Lin #define PLATFORM_STACK_SIZE		0x800
86174a1cfeSYidi Lin 
87174a1cfeSYidi Lin #define FIRMWARE_WELCOME_STR		"Booting Trusted Firmware\n"
88174a1cfeSYidi Lin 
89174a1cfeSYidi Lin #define PLAT_MAX_PWR_LVL		U(3)
90174a1cfeSYidi Lin #define PLAT_MAX_RET_STATE		U(1)
91174a1cfeSYidi Lin #define PLAT_MAX_OFF_STATE		U(9)
92174a1cfeSYidi Lin 
93174a1cfeSYidi Lin #define PLATFORM_SYSTEM_COUNT		U(1)
94174a1cfeSYidi Lin #define PLATFORM_MCUSYS_COUNT		U(1)
95174a1cfeSYidi Lin #define PLATFORM_CLUSTER_COUNT		U(1)
96174a1cfeSYidi Lin #define PLATFORM_CLUSTER0_CORE_COUNT	U(8)
97174a1cfeSYidi Lin #define PLATFORM_CLUSTER1_CORE_COUNT	U(0)
98174a1cfeSYidi Lin 
99174a1cfeSYidi Lin #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER0_CORE_COUNT)
100174a1cfeSYidi Lin #define PLATFORM_MAX_CPUS_PER_CLUSTER	U(8)
101174a1cfeSYidi Lin 
102174a1cfeSYidi Lin #define SOC_CHIP_ID			U(0x8195)
103174a1cfeSYidi Lin 
104174a1cfeSYidi Lin /*******************************************************************************
105174a1cfeSYidi Lin  * Platform memory map related constants
106174a1cfeSYidi Lin  ******************************************************************************/
107174a1cfeSYidi Lin #define TZRAM_BASE			0x54600000
108174a1cfeSYidi Lin #define TZRAM_SIZE			0x00030000
109174a1cfeSYidi Lin 
110174a1cfeSYidi Lin /*******************************************************************************
111174a1cfeSYidi Lin  * BL31 specific defines.
112174a1cfeSYidi Lin  ******************************************************************************/
113174a1cfeSYidi Lin /*
114174a1cfeSYidi Lin  * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
115174a1cfeSYidi Lin  * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
116174a1cfeSYidi Lin  * little space for growth.
117174a1cfeSYidi Lin  */
118174a1cfeSYidi Lin #define BL31_BASE			(TZRAM_BASE + 0x1000)
119174a1cfeSYidi Lin #define BL31_LIMIT			(TZRAM_BASE + TZRAM_SIZE)
120174a1cfeSYidi Lin 
121174a1cfeSYidi Lin /*******************************************************************************
122174a1cfeSYidi Lin  * Platform specific page table and MMU setup constants
123174a1cfeSYidi Lin  ******************************************************************************/
124174a1cfeSYidi Lin #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 32)
125174a1cfeSYidi Lin #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 32)
126174a1cfeSYidi Lin #define MAX_XLAT_TABLES			16
127174a1cfeSYidi Lin #define MAX_MMAP_REGIONS		16
128174a1cfeSYidi Lin 
129174a1cfeSYidi Lin /*******************************************************************************
130174a1cfeSYidi Lin  * Declarations and constants to access the mailboxes safely. Each mailbox is
131174a1cfeSYidi Lin  * aligned on the biggest cache line size in the platform. This is known only
132174a1cfeSYidi Lin  * to the platform as it might have a combination of integrated and external
133174a1cfeSYidi Lin  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
134174a1cfeSYidi Lin  * line at any cache level. They could belong to different cpus/clusters &
135174a1cfeSYidi Lin  * get written while being protected by different locks causing corruption of
136174a1cfeSYidi Lin  * a valid mailbox address.
137174a1cfeSYidi Lin  ******************************************************************************/
138174a1cfeSYidi Lin #define CACHE_WRITEBACK_SHIFT		6
139174a1cfeSYidi Lin #define CACHE_WRITEBACK_GRANULE		(1 << CACHE_WRITEBACK_SHIFT)
140174a1cfeSYidi Lin #endif /* PLATFORM_DEF_H */
141