xref: /rk3399_ARM-atf/plat/mediatek/mt8195/include/platform_def.h (revision 75edd34ade8efaa8a76c5fd59103454023632989)
1174a1cfeSYidi Lin /*
2174a1cfeSYidi Lin  * Copyright (c) 2021, ARM Limited and Contributors. All rights reserved.
3174a1cfeSYidi Lin  *
4174a1cfeSYidi Lin  * SPDX-License-Identifier: BSD-3-Clause
5174a1cfeSYidi Lin  */
6174a1cfeSYidi Lin 
7174a1cfeSYidi Lin #ifndef PLATFORM_DEF_H
8174a1cfeSYidi Lin #define PLATFORM_DEF_H
9174a1cfeSYidi Lin 
10174a1cfeSYidi Lin #define PLAT_PRIMARY_CPU	0x0
11174a1cfeSYidi Lin 
12174a1cfeSYidi Lin #define MT_GIC_BASE		(0x0C000000)
13174a1cfeSYidi Lin #define MCUCFG_BASE		(0x0C530000)
14174a1cfeSYidi Lin #define IO_PHYS			(0x10000000)
15174a1cfeSYidi Lin 
16174a1cfeSYidi Lin /* Aggregate of all devices for MMU mapping */
17174a1cfeSYidi Lin #define MTK_DEV_RNG0_BASE	IO_PHYS
189ff8b8caSTinghan Shen #define MTK_DEV_RNG0_SIZE	0x10000000
19174a1cfeSYidi Lin #define MTK_DEV_RNG2_BASE	MT_GIC_BASE
20174a1cfeSYidi Lin #define MTK_DEV_RNG2_SIZE	0x600000
21acc85548SJames Liao #define MTK_MCDI_SRAM_BASE	0x11B000
22acc85548SJames Liao #define MTK_MCDI_SRAM_MAP_SIZE	0x1000
23174a1cfeSYidi Lin 
24d336e093SEdward-JW Yang #define TOPCKGEN_BASE           (IO_PHYS + 0x00000000)
25d336e093SEdward-JW Yang #define INFRACFG_AO_BASE        (IO_PHYS + 0x00001000)
260d82eff6SJames Liao #define SPM_BASE		(IO_PHYS + 0x00006000)
27d336e093SEdward-JW Yang #define APMIXEDSYS              (IO_PHYS + 0x0000C000)
28d336e093SEdward-JW Yang #define SSPM_MBOX_BASE          (IO_PHYS + 0x00480000)
29d336e093SEdward-JW Yang #define PERICFG_AO_BASE         (IO_PHYS + 0x01003000)
30d336e093SEdward-JW Yang #define VPPSYS0_BASE            (IO_PHYS + 0x04000000)
31d336e093SEdward-JW Yang #define VPPSYS1_BASE            (IO_PHYS + 0x04f00000)
32d336e093SEdward-JW Yang #define VDOSYS0_BASE            (IO_PHYS + 0x0C01A000)
33d336e093SEdward-JW Yang #define VDOSYS1_BASE            (IO_PHYS + 0x0C100000)
34d562130eSDawei Chien #define DVFSRC_BASE             (IO_PHYS + 0x00012000)
35174a1cfeSYidi Lin 
36174a1cfeSYidi Lin /*******************************************************************************
377eb42237SRex-BC Chen  * DP/eDP related constants
387eb42237SRex-BC Chen  ******************************************************************************/
397eb42237SRex-BC Chen #define eDP_SEC_BASE		(IO_PHYS + 0x0C504000)
407eb42237SRex-BC Chen #define DP_SEC_BASE		(IO_PHYS + 0x0C604000)
417eb42237SRex-BC Chen #define eDP_SEC_SIZE		0x1000
427eb42237SRex-BC Chen #define DP_SEC_SIZE		0x1000
437eb42237SRex-BC Chen 
447eb42237SRex-BC Chen /*******************************************************************************
45aebd4dc8Smtk20895  * GPIO related constants
46aebd4dc8Smtk20895  ******************************************************************************/
47aebd4dc8Smtk20895 #define GPIO_BASE		(IO_PHYS + 0x00005000)
48aebd4dc8Smtk20895 #define IOCFG_BM_BASE		(IO_PHYS + 0x01D10000)
49aebd4dc8Smtk20895 #define IOCFG_BL_BASE		(IO_PHYS + 0x01D30000)
50aebd4dc8Smtk20895 #define IOCFG_BR_BASE		(IO_PHYS + 0x01D40000)
51aebd4dc8Smtk20895 #define IOCFG_LM_BASE		(IO_PHYS + 0x01E20000)
52aebd4dc8Smtk20895 #define IOCFG_RB_BASE		(IO_PHYS + 0x01EB0000)
53aebd4dc8Smtk20895 #define IOCFG_TL_BASE		(IO_PHYS + 0x01F40000)
54aebd4dc8Smtk20895 
55aebd4dc8Smtk20895 /*******************************************************************************
56174a1cfeSYidi Lin  * UART related constants
57174a1cfeSYidi Lin  ******************************************************************************/
58174a1cfeSYidi Lin #define UART0_BASE			(IO_PHYS + 0x01001100)
59174a1cfeSYidi Lin #define UART1_BASE			(IO_PHYS + 0x01001200)
60174a1cfeSYidi Lin 
61174a1cfeSYidi Lin #define UART_BAUDRATE			115200
62174a1cfeSYidi Lin 
63174a1cfeSYidi Lin /*******************************************************************************
640909819aSYidi Lin  * PMIC related constants
650909819aSYidi Lin  ******************************************************************************/
660909819aSYidi Lin #define PMIC_WRAP_BASE			(IO_PHYS + 0x00024000)
670909819aSYidi Lin 
680909819aSYidi Lin /*******************************************************************************
69*75edd34aSPenny Jan  * EMI MPU related constants
70*75edd34aSPenny Jan  ******************************************************************************/
71*75edd34aSPenny Jan #define EMI_MPU_BASE		(IO_PHYS + 0x00226000)
72*75edd34aSPenny Jan #define SUB_EMI_MPU_BASE	(IO_PHYS + 0x00225000)
73*75edd34aSPenny Jan 
74*75edd34aSPenny Jan /*******************************************************************************
75174a1cfeSYidi Lin  * System counter frequency related constants
76174a1cfeSYidi Lin  ******************************************************************************/
77174a1cfeSYidi Lin #define SYS_COUNTER_FREQ_IN_TICKS	13000000
78174a1cfeSYidi Lin #define SYS_COUNTER_FREQ_IN_MHZ		13
79174a1cfeSYidi Lin 
80174a1cfeSYidi Lin /*******************************************************************************
81c63f1451Schristine.zhu  * GIC-600 & interrupt handling related constants
82c63f1451Schristine.zhu  ******************************************************************************/
83c63f1451Schristine.zhu /* Base MTK_platform compatible GIC memory map */
84c63f1451Schristine.zhu #define BASE_GICD_BASE			MT_GIC_BASE
85c63f1451Schristine.zhu #define MT_GIC_RDIST_BASE		(MT_GIC_BASE + 0x40000)
86c63f1451Schristine.zhu 
87e5490f95Sgtk_pangao #define SYS_CIRQ_BASE			(IO_PHYS + 0x204000)
88e5490f95Sgtk_pangao #define CIRQ_REG_NUM			23
89e5490f95Sgtk_pangao #define CIRQ_IRQ_NUM			730
90e5490f95Sgtk_pangao #define CIRQ_SPI_START			96
91e5490f95Sgtk_pangao #define MD_WDT_IRQ_BIT_ID		141
92c63f1451Schristine.zhu /*******************************************************************************
93174a1cfeSYidi Lin  * Platform binary types for linking
94174a1cfeSYidi Lin  ******************************************************************************/
95174a1cfeSYidi Lin #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
96174a1cfeSYidi Lin #define PLATFORM_LINKER_ARCH		aarch64
97174a1cfeSYidi Lin 
98174a1cfeSYidi Lin /*******************************************************************************
99174a1cfeSYidi Lin  * Generic platform constants
100174a1cfeSYidi Lin  ******************************************************************************/
101174a1cfeSYidi Lin #define PLATFORM_STACK_SIZE		0x800
102174a1cfeSYidi Lin 
103174a1cfeSYidi Lin #define FIRMWARE_WELCOME_STR		"Booting Trusted Firmware\n"
104174a1cfeSYidi Lin 
105174a1cfeSYidi Lin #define PLAT_MAX_PWR_LVL		U(3)
106174a1cfeSYidi Lin #define PLAT_MAX_RET_STATE		U(1)
107174a1cfeSYidi Lin #define PLAT_MAX_OFF_STATE		U(9)
108174a1cfeSYidi Lin 
109174a1cfeSYidi Lin #define PLATFORM_SYSTEM_COUNT		U(1)
110174a1cfeSYidi Lin #define PLATFORM_MCUSYS_COUNT		U(1)
111174a1cfeSYidi Lin #define PLATFORM_CLUSTER_COUNT		U(1)
112174a1cfeSYidi Lin #define PLATFORM_CLUSTER0_CORE_COUNT	U(8)
113174a1cfeSYidi Lin #define PLATFORM_CLUSTER1_CORE_COUNT	U(0)
114174a1cfeSYidi Lin 
115174a1cfeSYidi Lin #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER0_CORE_COUNT)
116174a1cfeSYidi Lin #define PLATFORM_MAX_CPUS_PER_CLUSTER	U(8)
117174a1cfeSYidi Lin 
118174a1cfeSYidi Lin #define SOC_CHIP_ID			U(0x8195)
119174a1cfeSYidi Lin 
120174a1cfeSYidi Lin /*******************************************************************************
121174a1cfeSYidi Lin  * Platform memory map related constants
122174a1cfeSYidi Lin  ******************************************************************************/
123174a1cfeSYidi Lin #define TZRAM_BASE			0x54600000
124174a1cfeSYidi Lin #define TZRAM_SIZE			0x00030000
125174a1cfeSYidi Lin 
126174a1cfeSYidi Lin /*******************************************************************************
127174a1cfeSYidi Lin  * BL31 specific defines.
128174a1cfeSYidi Lin  ******************************************************************************/
129174a1cfeSYidi Lin /*
130174a1cfeSYidi Lin  * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
131174a1cfeSYidi Lin  * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
132174a1cfeSYidi Lin  * little space for growth.
133174a1cfeSYidi Lin  */
134174a1cfeSYidi Lin #define BL31_BASE			(TZRAM_BASE + 0x1000)
135174a1cfeSYidi Lin #define BL31_LIMIT			(TZRAM_BASE + TZRAM_SIZE)
136174a1cfeSYidi Lin 
137174a1cfeSYidi Lin /*******************************************************************************
138174a1cfeSYidi Lin  * Platform specific page table and MMU setup constants
139174a1cfeSYidi Lin  ******************************************************************************/
140174a1cfeSYidi Lin #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 32)
141174a1cfeSYidi Lin #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 32)
142174a1cfeSYidi Lin #define MAX_XLAT_TABLES			16
143174a1cfeSYidi Lin #define MAX_MMAP_REGIONS		16
144174a1cfeSYidi Lin 
145174a1cfeSYidi Lin /*******************************************************************************
146174a1cfeSYidi Lin  * Declarations and constants to access the mailboxes safely. Each mailbox is
147174a1cfeSYidi Lin  * aligned on the biggest cache line size in the platform. This is known only
148174a1cfeSYidi Lin  * to the platform as it might have a combination of integrated and external
149174a1cfeSYidi Lin  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
150174a1cfeSYidi Lin  * line at any cache level. They could belong to different cpus/clusters &
151174a1cfeSYidi Lin  * get written while being protected by different locks causing corruption of
152174a1cfeSYidi Lin  * a valid mailbox address.
153174a1cfeSYidi Lin  ******************************************************************************/
154174a1cfeSYidi Lin #define CACHE_WRITEBACK_SHIFT		6
155174a1cfeSYidi Lin #define CACHE_WRITEBACK_GRANULE		(1 << CACHE_WRITEBACK_SHIFT)
156174a1cfeSYidi Lin #endif /* PLATFORM_DEF_H */
157