xref: /rk3399_ARM-atf/plat/mediatek/mt8195/include/platform_def.h (revision 0909819a4f1fc5d5be3fdc89dd816882ecf54089)
1174a1cfeSYidi Lin /*
2174a1cfeSYidi Lin  * Copyright (c) 2021, ARM Limited and Contributors. All rights reserved.
3174a1cfeSYidi Lin  *
4174a1cfeSYidi Lin  * SPDX-License-Identifier: BSD-3-Clause
5174a1cfeSYidi Lin  */
6174a1cfeSYidi Lin 
7174a1cfeSYidi Lin #ifndef PLATFORM_DEF_H
8174a1cfeSYidi Lin #define PLATFORM_DEF_H
9174a1cfeSYidi Lin 
10174a1cfeSYidi Lin #define PLAT_PRIMARY_CPU	0x0
11174a1cfeSYidi Lin 
12174a1cfeSYidi Lin #define MT_GIC_BASE		(0x0C000000)
13174a1cfeSYidi Lin #define MCUCFG_BASE		(0x0C530000)
14174a1cfeSYidi Lin #define IO_PHYS			(0x10000000)
15174a1cfeSYidi Lin 
16174a1cfeSYidi Lin /* Aggregate of all devices for MMU mapping */
17174a1cfeSYidi Lin #define MTK_DEV_RNG0_BASE	IO_PHYS
18174a1cfeSYidi Lin #define MTK_DEV_RNG0_SIZE	0x400000
19174a1cfeSYidi Lin #define MTK_DEV_RNG1_BASE	(IO_PHYS + 0x1000000)
20174a1cfeSYidi Lin #define MTK_DEV_RNG1_SIZE	0xa110000
21174a1cfeSYidi Lin #define MTK_DEV_RNG2_BASE	MT_GIC_BASE
22174a1cfeSYidi Lin #define MTK_DEV_RNG2_SIZE	0x600000
23acc85548SJames Liao #define MTK_MCDI_SRAM_BASE	0x11B000
24acc85548SJames Liao #define MTK_MCDI_SRAM_MAP_SIZE	0x1000
25174a1cfeSYidi Lin 
260d82eff6SJames Liao #define SPM_BASE		(IO_PHYS + 0x00006000)
27174a1cfeSYidi Lin 
28174a1cfeSYidi Lin /*******************************************************************************
29aebd4dc8Smtk20895  * GPIO related constants
30aebd4dc8Smtk20895  ******************************************************************************/
31aebd4dc8Smtk20895 #define GPIO_BASE		(IO_PHYS + 0x00005000)
32aebd4dc8Smtk20895 #define IOCFG_BM_BASE		(IO_PHYS + 0x01D10000)
33aebd4dc8Smtk20895 #define IOCFG_BL_BASE		(IO_PHYS + 0x01D30000)
34aebd4dc8Smtk20895 #define IOCFG_BR_BASE		(IO_PHYS + 0x01D40000)
35aebd4dc8Smtk20895 #define IOCFG_LM_BASE		(IO_PHYS + 0x01E20000)
36aebd4dc8Smtk20895 #define IOCFG_RB_BASE		(IO_PHYS + 0x01EB0000)
37aebd4dc8Smtk20895 #define IOCFG_TL_BASE		(IO_PHYS + 0x01F40000)
38aebd4dc8Smtk20895 
39aebd4dc8Smtk20895 /*******************************************************************************
40174a1cfeSYidi Lin  * UART related constants
41174a1cfeSYidi Lin  ******************************************************************************/
42174a1cfeSYidi Lin #define UART0_BASE			(IO_PHYS + 0x01001100)
43174a1cfeSYidi Lin #define UART1_BASE			(IO_PHYS + 0x01001200)
44174a1cfeSYidi Lin 
45174a1cfeSYidi Lin #define UART_BAUDRATE			115200
46174a1cfeSYidi Lin 
47174a1cfeSYidi Lin /*******************************************************************************
48*0909819aSYidi Lin  * PMIC related constants
49*0909819aSYidi Lin  ******************************************************************************/
50*0909819aSYidi Lin #define PMIC_WRAP_BASE			(IO_PHYS + 0x00024000)
51*0909819aSYidi Lin 
52*0909819aSYidi Lin /*******************************************************************************
53174a1cfeSYidi Lin  * System counter frequency related constants
54174a1cfeSYidi Lin  ******************************************************************************/
55174a1cfeSYidi Lin #define SYS_COUNTER_FREQ_IN_TICKS	13000000
56174a1cfeSYidi Lin #define SYS_COUNTER_FREQ_IN_MHZ		13
57174a1cfeSYidi Lin 
58174a1cfeSYidi Lin /*******************************************************************************
59c63f1451Schristine.zhu  * GIC-600 & interrupt handling related constants
60c63f1451Schristine.zhu  ******************************************************************************/
61c63f1451Schristine.zhu /* Base MTK_platform compatible GIC memory map */
62c63f1451Schristine.zhu #define BASE_GICD_BASE			MT_GIC_BASE
63c63f1451Schristine.zhu #define MT_GIC_RDIST_BASE		(MT_GIC_BASE + 0x40000)
64c63f1451Schristine.zhu 
65e5490f95Sgtk_pangao #define SYS_CIRQ_BASE			(IO_PHYS + 0x204000)
66e5490f95Sgtk_pangao #define CIRQ_REG_NUM			23
67e5490f95Sgtk_pangao #define CIRQ_IRQ_NUM			730
68e5490f95Sgtk_pangao #define CIRQ_SPI_START			96
69e5490f95Sgtk_pangao #define MD_WDT_IRQ_BIT_ID		141
70c63f1451Schristine.zhu /*******************************************************************************
71174a1cfeSYidi Lin  * Platform binary types for linking
72174a1cfeSYidi Lin  ******************************************************************************/
73174a1cfeSYidi Lin #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
74174a1cfeSYidi Lin #define PLATFORM_LINKER_ARCH		aarch64
75174a1cfeSYidi Lin 
76174a1cfeSYidi Lin /*******************************************************************************
77174a1cfeSYidi Lin  * Generic platform constants
78174a1cfeSYidi Lin  ******************************************************************************/
79174a1cfeSYidi Lin #define PLATFORM_STACK_SIZE		0x800
80174a1cfeSYidi Lin 
81174a1cfeSYidi Lin #define FIRMWARE_WELCOME_STR		"Booting Trusted Firmware\n"
82174a1cfeSYidi Lin 
83174a1cfeSYidi Lin #define PLAT_MAX_PWR_LVL		U(3)
84174a1cfeSYidi Lin #define PLAT_MAX_RET_STATE		U(1)
85174a1cfeSYidi Lin #define PLAT_MAX_OFF_STATE		U(9)
86174a1cfeSYidi Lin 
87174a1cfeSYidi Lin #define PLATFORM_SYSTEM_COUNT		U(1)
88174a1cfeSYidi Lin #define PLATFORM_MCUSYS_COUNT		U(1)
89174a1cfeSYidi Lin #define PLATFORM_CLUSTER_COUNT		U(1)
90174a1cfeSYidi Lin #define PLATFORM_CLUSTER0_CORE_COUNT	U(8)
91174a1cfeSYidi Lin #define PLATFORM_CLUSTER1_CORE_COUNT	U(0)
92174a1cfeSYidi Lin 
93174a1cfeSYidi Lin #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER0_CORE_COUNT)
94174a1cfeSYidi Lin #define PLATFORM_MAX_CPUS_PER_CLUSTER	U(8)
95174a1cfeSYidi Lin 
96174a1cfeSYidi Lin #define SOC_CHIP_ID			U(0x8195)
97174a1cfeSYidi Lin 
98174a1cfeSYidi Lin /*******************************************************************************
99174a1cfeSYidi Lin  * Platform memory map related constants
100174a1cfeSYidi Lin  ******************************************************************************/
101174a1cfeSYidi Lin #define TZRAM_BASE			0x54600000
102174a1cfeSYidi Lin #define TZRAM_SIZE			0x00030000
103174a1cfeSYidi Lin 
104174a1cfeSYidi Lin /*******************************************************************************
105174a1cfeSYidi Lin  * BL31 specific defines.
106174a1cfeSYidi Lin  ******************************************************************************/
107174a1cfeSYidi Lin /*
108174a1cfeSYidi Lin  * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
109174a1cfeSYidi Lin  * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
110174a1cfeSYidi Lin  * little space for growth.
111174a1cfeSYidi Lin  */
112174a1cfeSYidi Lin #define BL31_BASE			(TZRAM_BASE + 0x1000)
113174a1cfeSYidi Lin #define BL31_LIMIT			(TZRAM_BASE + TZRAM_SIZE)
114174a1cfeSYidi Lin 
115174a1cfeSYidi Lin /*******************************************************************************
116174a1cfeSYidi Lin  * Platform specific page table and MMU setup constants
117174a1cfeSYidi Lin  ******************************************************************************/
118174a1cfeSYidi Lin #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 32)
119174a1cfeSYidi Lin #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 32)
120174a1cfeSYidi Lin #define MAX_XLAT_TABLES			16
121174a1cfeSYidi Lin #define MAX_MMAP_REGIONS		16
122174a1cfeSYidi Lin 
123174a1cfeSYidi Lin /*******************************************************************************
124174a1cfeSYidi Lin  * Declarations and constants to access the mailboxes safely. Each mailbox is
125174a1cfeSYidi Lin  * aligned on the biggest cache line size in the platform. This is known only
126174a1cfeSYidi Lin  * to the platform as it might have a combination of integrated and external
127174a1cfeSYidi Lin  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
128174a1cfeSYidi Lin  * line at any cache level. They could belong to different cpus/clusters &
129174a1cfeSYidi Lin  * get written while being protected by different locks causing corruption of
130174a1cfeSYidi Lin  * a valid mailbox address.
131174a1cfeSYidi Lin  ******************************************************************************/
132174a1cfeSYidi Lin #define CACHE_WRITEBACK_SHIFT		6
133174a1cfeSYidi Lin #define CACHE_WRITEBACK_GRANULE		(1 << CACHE_WRITEBACK_SHIFT)
134174a1cfeSYidi Lin #endif /* PLATFORM_DEF_H */
135