xref: /rk3399_ARM-atf/plat/mediatek/mt8195/include/platform_def.h (revision f3ea17c376936526c6b9a6c62c6619f8b7e05966)
1174a1cfeSYidi Lin /*
2*240a1ecdSGavin Liu  * Copyright (c) 2021-2024, ARM Limited and Contributors. All rights reserved.
3174a1cfeSYidi Lin  *
4174a1cfeSYidi Lin  * SPDX-License-Identifier: BSD-3-Clause
5174a1cfeSYidi Lin  */
6174a1cfeSYidi Lin 
7174a1cfeSYidi Lin #ifndef PLATFORM_DEF_H
8174a1cfeSYidi Lin #define PLATFORM_DEF_H
9174a1cfeSYidi Lin 
10174a1cfeSYidi Lin #define PLAT_PRIMARY_CPU	0x0
11174a1cfeSYidi Lin 
12174a1cfeSYidi Lin #define MT_GIC_BASE		(0x0C000000)
13174a1cfeSYidi Lin #define MCUCFG_BASE		(0x0C530000)
14174a1cfeSYidi Lin #define IO_PHYS			(0x10000000)
15174a1cfeSYidi Lin 
16174a1cfeSYidi Lin /* Aggregate of all devices for MMU mapping */
17174a1cfeSYidi Lin #define MTK_DEV_RNG0_BASE	IO_PHYS
189ff8b8caSTinghan Shen #define MTK_DEV_RNG0_SIZE	0x10000000
19174a1cfeSYidi Lin #define MTK_DEV_RNG2_BASE	MT_GIC_BASE
20174a1cfeSYidi Lin #define MTK_DEV_RNG2_SIZE	0x600000
21acc85548SJames Liao #define MTK_MCDI_SRAM_BASE	0x11B000
22acc85548SJames Liao #define MTK_MCDI_SRAM_MAP_SIZE	0x1000
23174a1cfeSYidi Lin 
24339e4924SFlora Fu #define APUSYS_BASE			0x19000000
25339e4924SFlora Fu #define APUSYS_SCTRL_REVISER_BASE	0x19021000
26339e4924SFlora Fu #define APUSYS_SCTRL_REVISER_SIZE	0x1000
27339e4924SFlora Fu #define APUSYS_APU_S_S_4_BASE		0x190F2000
28339e4924SFlora Fu #define APUSYS_APU_S_S_4_SIZE		0x1000
29339e4924SFlora Fu #define APUSYS_APU_PLL_BASE		0x190F3000
30339e4924SFlora Fu #define APUSYS_APU_PLL_SIZE		0x1000
31339e4924SFlora Fu #define APUSYS_APU_ACC_BASE		0x190F4000
32339e4924SFlora Fu #define APUSYS_APU_ACC_SIZE		0x1000
33339e4924SFlora Fu 
34d336e093SEdward-JW Yang #define TOPCKGEN_BASE           (IO_PHYS + 0x00000000)
35d336e093SEdward-JW Yang #define INFRACFG_AO_BASE        (IO_PHYS + 0x00001000)
360d82eff6SJames Liao #define SPM_BASE		(IO_PHYS + 0x00006000)
373b994a75SRex-BC Chen #define RGU_BASE		(IO_PHYS + 0x00007000)
38d336e093SEdward-JW Yang #define APMIXEDSYS              (IO_PHYS + 0x0000C000)
393b994a75SRex-BC Chen #define DRM_BASE		(IO_PHYS + 0x0000D000)
40d336e093SEdward-JW Yang #define SSPM_MBOX_BASE          (IO_PHYS + 0x00480000)
41d336e093SEdward-JW Yang #define PERICFG_AO_BASE         (IO_PHYS + 0x01003000)
42d336e093SEdward-JW Yang #define VPPSYS0_BASE            (IO_PHYS + 0x04000000)
43d336e093SEdward-JW Yang #define VPPSYS1_BASE            (IO_PHYS + 0x04f00000)
44d336e093SEdward-JW Yang #define VDOSYS0_BASE            (IO_PHYS + 0x0C01A000)
45d336e093SEdward-JW Yang #define VDOSYS1_BASE            (IO_PHYS + 0x0C100000)
46d562130eSDawei Chien #define DVFSRC_BASE             (IO_PHYS + 0x00012000)
47174a1cfeSYidi Lin 
48174a1cfeSYidi Lin /*******************************************************************************
497eb42237SRex-BC Chen  * DP/eDP related constants
507eb42237SRex-BC Chen  ******************************************************************************/
51810d5681SRex-BC Chen #define EDP_SEC_BASE		(IO_PHYS + 0x0C504000)
527eb42237SRex-BC Chen #define DP_SEC_BASE		(IO_PHYS + 0x0C604000)
53810d5681SRex-BC Chen #define EDP_SEC_SIZE		0x1000
547eb42237SRex-BC Chen #define DP_SEC_SIZE		0x1000
557eb42237SRex-BC Chen 
567eb42237SRex-BC Chen /*******************************************************************************
57aebd4dc8Smtk20895  * GPIO related constants
58aebd4dc8Smtk20895  ******************************************************************************/
59aebd4dc8Smtk20895 #define GPIO_BASE		(IO_PHYS + 0x00005000)
60aebd4dc8Smtk20895 #define IOCFG_BM_BASE		(IO_PHYS + 0x01D10000)
61aebd4dc8Smtk20895 #define IOCFG_BL_BASE		(IO_PHYS + 0x01D30000)
62aebd4dc8Smtk20895 #define IOCFG_BR_BASE		(IO_PHYS + 0x01D40000)
63aebd4dc8Smtk20895 #define IOCFG_LM_BASE		(IO_PHYS + 0x01E20000)
64aebd4dc8Smtk20895 #define IOCFG_RB_BASE		(IO_PHYS + 0x01EB0000)
65aebd4dc8Smtk20895 #define IOCFG_TL_BASE		(IO_PHYS + 0x01F40000)
66aebd4dc8Smtk20895 
67aebd4dc8Smtk20895 /*******************************************************************************
68174a1cfeSYidi Lin  * UART related constants
69174a1cfeSYidi Lin  ******************************************************************************/
70174a1cfeSYidi Lin #define UART0_BASE			(IO_PHYS + 0x01001100)
71174a1cfeSYidi Lin #define UART1_BASE			(IO_PHYS + 0x01001200)
72174a1cfeSYidi Lin 
73174a1cfeSYidi Lin #define UART_BAUDRATE			115200
74174a1cfeSYidi Lin 
75174a1cfeSYidi Lin /*******************************************************************************
760909819aSYidi Lin  * PMIC related constants
770909819aSYidi Lin  ******************************************************************************/
780909819aSYidi Lin #define PMIC_WRAP_BASE			(IO_PHYS + 0x00024000)
790909819aSYidi Lin 
800909819aSYidi Lin /*******************************************************************************
8175edd34aSPenny Jan  * EMI MPU related constants
8275edd34aSPenny Jan  ******************************************************************************/
8375edd34aSPenny Jan #define EMI_MPU_BASE		(IO_PHYS + 0x00226000)
8475edd34aSPenny Jan #define SUB_EMI_MPU_BASE	(IO_PHYS + 0x00225000)
8575edd34aSPenny Jan 
8675edd34aSPenny Jan /*******************************************************************************
87174a1cfeSYidi Lin  * System counter frequency related constants
88174a1cfeSYidi Lin  ******************************************************************************/
89174a1cfeSYidi Lin #define SYS_COUNTER_FREQ_IN_TICKS	13000000
90174a1cfeSYidi Lin #define SYS_COUNTER_FREQ_IN_MHZ		13
91174a1cfeSYidi Lin 
92174a1cfeSYidi Lin /*******************************************************************************
93c63f1451Schristine.zhu  * GIC-600 & interrupt handling related constants
94c63f1451Schristine.zhu  ******************************************************************************/
95c63f1451Schristine.zhu /* Base MTK_platform compatible GIC memory map */
96c63f1451Schristine.zhu #define BASE_GICD_BASE			MT_GIC_BASE
97c63f1451Schristine.zhu #define MT_GIC_RDIST_BASE		(MT_GIC_BASE + 0x40000)
98*240a1ecdSGavin Liu #define DEV_IRQ_ID			580
99*240a1ecdSGavin Liu 
100*240a1ecdSGavin Liu #define PLAT_MTK_G1S_IRQ_PROPS(grp) \
101*240a1ecdSGavin Liu 	INTR_PROP_DESC(DEV_IRQ_ID, GIC_HIGHEST_SEC_PRIORITY, grp, \
102*240a1ecdSGavin Liu 			GIC_INTR_CFG_LEVEL)
103c63f1451Schristine.zhu 
104e5490f95Sgtk_pangao #define SYS_CIRQ_BASE			(IO_PHYS + 0x204000)
105e5490f95Sgtk_pangao #define CIRQ_REG_NUM			23
106e5490f95Sgtk_pangao #define CIRQ_IRQ_NUM			730
107e5490f95Sgtk_pangao #define CIRQ_SPI_START			96
108e5490f95Sgtk_pangao #define MD_WDT_IRQ_BIT_ID		141
109c63f1451Schristine.zhu /*******************************************************************************
110174a1cfeSYidi Lin  * Platform binary types for linking
111174a1cfeSYidi Lin  ******************************************************************************/
112174a1cfeSYidi Lin #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
113174a1cfeSYidi Lin #define PLATFORM_LINKER_ARCH		aarch64
114174a1cfeSYidi Lin 
115174a1cfeSYidi Lin /*******************************************************************************
116174a1cfeSYidi Lin  * Generic platform constants
117174a1cfeSYidi Lin  ******************************************************************************/
118174a1cfeSYidi Lin #define PLATFORM_STACK_SIZE		0x800
119174a1cfeSYidi Lin 
120174a1cfeSYidi Lin #define FIRMWARE_WELCOME_STR		"Booting Trusted Firmware\n"
121174a1cfeSYidi Lin 
122174a1cfeSYidi Lin #define PLAT_MAX_PWR_LVL		U(3)
123174a1cfeSYidi Lin #define PLAT_MAX_RET_STATE		U(1)
124174a1cfeSYidi Lin #define PLAT_MAX_OFF_STATE		U(9)
125174a1cfeSYidi Lin 
126174a1cfeSYidi Lin #define PLATFORM_SYSTEM_COUNT		U(1)
127174a1cfeSYidi Lin #define PLATFORM_MCUSYS_COUNT		U(1)
128174a1cfeSYidi Lin #define PLATFORM_CLUSTER_COUNT		U(1)
129174a1cfeSYidi Lin #define PLATFORM_CLUSTER0_CORE_COUNT	U(8)
130174a1cfeSYidi Lin #define PLATFORM_CLUSTER1_CORE_COUNT	U(0)
131174a1cfeSYidi Lin 
132174a1cfeSYidi Lin #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER0_CORE_COUNT)
133174a1cfeSYidi Lin #define PLATFORM_MAX_CPUS_PER_CLUSTER	U(8)
134174a1cfeSYidi Lin 
135174a1cfeSYidi Lin #define SOC_CHIP_ID			U(0x8195)
136174a1cfeSYidi Lin 
137174a1cfeSYidi Lin /*******************************************************************************
138174a1cfeSYidi Lin  * Platform memory map related constants
139174a1cfeSYidi Lin  ******************************************************************************/
140174a1cfeSYidi Lin #define TZRAM_BASE			0x54600000
1414f79b672SYi Chou #define TZRAM_SIZE			0x00040000
142174a1cfeSYidi Lin 
143174a1cfeSYidi Lin /*******************************************************************************
144174a1cfeSYidi Lin  * BL31 specific defines.
145174a1cfeSYidi Lin  ******************************************************************************/
146174a1cfeSYidi Lin /*
147174a1cfeSYidi Lin  * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
148174a1cfeSYidi Lin  * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
149174a1cfeSYidi Lin  * little space for growth.
150174a1cfeSYidi Lin  */
151174a1cfeSYidi Lin #define BL31_BASE			(TZRAM_BASE + 0x1000)
152174a1cfeSYidi Lin #define BL31_LIMIT			(TZRAM_BASE + TZRAM_SIZE)
153174a1cfeSYidi Lin 
154174a1cfeSYidi Lin /*******************************************************************************
155174a1cfeSYidi Lin  * Platform specific page table and MMU setup constants
156174a1cfeSYidi Lin  ******************************************************************************/
157174a1cfeSYidi Lin #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 32)
158174a1cfeSYidi Lin #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 32)
159174a1cfeSYidi Lin #define MAX_XLAT_TABLES			16
160174a1cfeSYidi Lin #define MAX_MMAP_REGIONS		16
161174a1cfeSYidi Lin 
162174a1cfeSYidi Lin /*******************************************************************************
163174a1cfeSYidi Lin  * Declarations and constants to access the mailboxes safely. Each mailbox is
164174a1cfeSYidi Lin  * aligned on the biggest cache line size in the platform. This is known only
165174a1cfeSYidi Lin  * to the platform as it might have a combination of integrated and external
166174a1cfeSYidi Lin  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
167174a1cfeSYidi Lin  * line at any cache level. They could belong to different cpus/clusters &
168174a1cfeSYidi Lin  * get written while being protected by different locks causing corruption of
169174a1cfeSYidi Lin  * a valid mailbox address.
170174a1cfeSYidi Lin  ******************************************************************************/
171174a1cfeSYidi Lin #define CACHE_WRITEBACK_SHIFT		6
172174a1cfeSYidi Lin #define CACHE_WRITEBACK_GRANULE		(1 << CACHE_WRITEBACK_SHIFT)
173174a1cfeSYidi Lin #endif /* PLATFORM_DEF_H */
174