xref: /rk3399_ARM-atf/plat/mediatek/mt8188/include/platform_def.h (revision b5900c92a1579371ea6f40199c70673beb08b1ac)
1 /*
2  * Copyright (c) 2022-2023, ARM Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #ifndef PLATFORM_DEF_H
8 #define PLATFORM_DEF_H
9 
10 #include <arch_def.h>
11 
12 #define PLAT_PRIMARY_CPU	(0x0)
13 
14 #define MT_GIC_BASE		(0x0C000000)
15 #define MCUCFG_BASE		(0x0C530000)
16 #define MCUCFG_REG_SIZE		(0x10000)
17 #define IO_PHYS			(0x10000000)
18 
19 /* Aggregate of all devices for MMU mapping */
20 #define MTK_DEV_RNG0_BASE	(MT_GIC_BASE)
21 #define MTK_DEV_RNG0_SIZE	(0x600000)
22 #define MTK_DEV_RNG1_BASE	(IO_PHYS)
23 #define MTK_DEV_RNG1_SIZE	(0x10000000)
24 
25 #define TOPCKGEN_BASE		(IO_PHYS)
26 
27 /*******************************************************************************
28  * APUSYS related constants
29  ******************************************************************************/
30 #define BCRM_FMEM_PDN_BASE	(IO_PHYS + 0x00276000)
31 #define APU_RCX_CONFIG		(IO_PHYS + 0x09020000)
32 #define APU_RCX_VCORE_CONFIG	(IO_PHYS + 0x090e0000)
33 #define APU_MBOX0		(IO_PHYS + 0x090e1000)
34 #define APU_RPCTOP		(IO_PHYS + 0x090f0000)
35 #define APU_PCUTOP		(IO_PHYS + 0x090f1000)
36 #define APU_AO_CTRL		(IO_PHYS + 0x090f2000)
37 #define APU_PLL			(IO_PHYS + 0x090f3000)
38 #define APU_ACC			(IO_PHYS + 0x090f4000)
39 #define APU_SEC_CON		(IO_PHYS + 0x090f5000)
40 #define APU_ARETOP_ARE0		(IO_PHYS + 0x090f6000)
41 #define APU_ARETOP_ARE1		(IO_PHYS + 0x090f7000)
42 #define APU_ARETOP_ARE2		(IO_PHYS + 0x090f8000)
43 #define APU_CTRL_DAPC_AO_BASE	(IO_PHYS + 0x090fc000)
44 #define APU_ACX0_RPC_LITE	(IO_PHYS + 0x09140000)
45 #define BCRM_FMEM_PDN_SIZE	(0x1000)
46 
47 /*******************************************************************************
48  * AUDIO related constants
49  ******************************************************************************/
50 #define AUDIO_BASE		(IO_PHYS + 0x00b10000)
51 
52 /*******************************************************************************
53  * SPM related constants
54  ******************************************************************************/
55 #define SPM_BASE		(IO_PHYS + 0x00006000)
56 
57 /*******************************************************************************
58  * GPIO related constants
59  ******************************************************************************/
60 #define GPIO_BASE		(IO_PHYS + 0x00005000)
61 #define RGU_BASE		(IO_PHYS + 0x00007000)
62 #define DRM_BASE		(IO_PHYS + 0x0000D000)
63 #define IOCFG_RM_BASE		(IO_PHYS + 0x01C00000)
64 #define IOCFG_LT_BASE		(IO_PHYS + 0x01E10000)
65 #define IOCFG_LM_BASE		(IO_PHYS + 0x01E20000)
66 #define IOCFG_RT_BASE		(IO_PHYS + 0x01EA0000)
67 
68 /*******************************************************************************
69  * UART related constants
70  ******************************************************************************/
71 #define UART0_BASE	(IO_PHYS + 0x01002000)
72 #define UART_BAUDRATE	(115200)
73 
74 /*******************************************************************************
75  * PMIC related constants
76  ******************************************************************************/
77 #define PMIC_WRAP_BASE		(IO_PHYS + 0x00024000)
78 
79 /*******************************************************************************
80  * Infra IOMMU related constants
81  ******************************************************************************/
82 #define INFRACFG_AO_BASE	(IO_PHYS + 0x00001000)
83 #define INFRACFG_AO_MEM_BASE	(IO_PHYS + 0x00002000)
84 #define PERICFG_AO_BASE		(IO_PHYS + 0x01003000)
85 #define PERICFG_AO_REG_SIZE	(0x1000)
86 
87 /*******************************************************************************
88  * GIC-600 & interrupt handling related constants
89  ******************************************************************************/
90 /* Base MTK_platform compatible GIC memory map */
91 #define BASE_GICD_BASE		(MT_GIC_BASE)
92 #define MT_GIC_RDIST_BASE	(MT_GIC_BASE + 0x40000)
93 
94 /*******************************************************************************
95  * CIRQ related constants
96  ******************************************************************************/
97 #define SYS_CIRQ_BASE		(IO_PHYS + 0x204000)
98 #define MD_WDT_IRQ_BIT_ID	(141)
99 #define CIRQ_IRQ_NUM		(730)
100 #define CIRQ_REG_NUM		(23)
101 #define CIRQ_SPI_START		(96)
102 
103 /*******************************************************************************
104  * MM IOMMU & SMI related constants
105  ******************************************************************************/
106 #define SMI_LARB_0_BASE		(IO_PHYS + 0x0c022000)
107 #define SMI_LARB_1_BASE		(IO_PHYS + 0x0c023000)
108 #define SMI_LARB_2_BASE		(IO_PHYS + 0x0c102000)
109 #define SMI_LARB_3_BASE		(IO_PHYS + 0x0c103000)
110 #define SMI_LARB_4_BASE		(IO_PHYS + 0x04013000)
111 #define SMI_LARB_5_BASE		(IO_PHYS + 0x04f02000)
112 #define SMI_LARB_6_BASE		(IO_PHYS + 0x04f03000)
113 #define SMI_LARB_7_BASE		(IO_PHYS + 0x04e04000)
114 #define SMI_LARB_9_BASE		(IO_PHYS + 0x05001000)
115 #define SMI_LARB_10_BASE	(IO_PHYS + 0x05120000)
116 #define SMI_LARB_11A_BASE	(IO_PHYS + 0x05230000)
117 #define SMI_LARB_11B_BASE	(IO_PHYS + 0x05530000)
118 #define SMI_LARB_11C_BASE	(IO_PHYS + 0x05630000)
119 #define SMI_LARB_12_BASE	(IO_PHYS + 0x05340000)
120 #define SMI_LARB_13_BASE	(IO_PHYS + 0x06001000)
121 #define SMI_LARB_14_BASE	(IO_PHYS + 0x06002000)
122 #define SMI_LARB_15_BASE	(IO_PHYS + 0x05140000)
123 #define SMI_LARB_16A_BASE	(IO_PHYS + 0x06008000)
124 #define SMI_LARB_16B_BASE	(IO_PHYS + 0x0600a000)
125 #define SMI_LARB_17A_BASE	(IO_PHYS + 0x06009000)
126 #define SMI_LARB_17B_BASE	(IO_PHYS + 0x0600b000)
127 #define SMI_LARB_19_BASE	(IO_PHYS + 0x0a010000)
128 #define SMI_LARB_21_BASE	(IO_PHYS + 0x0802e000)
129 #define SMI_LARB_23_BASE	(IO_PHYS + 0x0800d000)
130 #define SMI_LARB_27_BASE	(IO_PHYS + 0x07201000)
131 #define SMI_LARB_28_BASE	(IO_PHYS + 0x00000000)
132 #define SMI_LARB_REG_RNG_SIZE	(0x1000)
133 
134 /*******************************************************************************
135  * SPM related constants
136  ******************************************************************************/
137 #define SPM_BASE		(IO_PHYS + 0x00006000)
138 
139 /*******************************************************************************
140  * APMIXEDSYS related constants
141  ******************************************************************************/
142 #define APMIXEDSYS		(IO_PHYS + 0x0000C000)
143 
144 /*******************************************************************************
145  * VPPSYS related constants
146  ******************************************************************************/
147 #define VPPSYS0_BASE		(IO_PHYS + 0x04000000)
148 #define VPPSYS1_BASE		(IO_PHYS + 0x04f00000)
149 
150 /*******************************************************************************
151  * VDOSYS related constants
152  ******************************************************************************/
153 #define VDOSYS0_BASE		(IO_PHYS + 0x0C01D000)
154 #define VDOSYS1_BASE		(IO_PHYS + 0x0C100000)
155 
156 /*******************************************************************************
157  * SSPM_MBOX_3 related constants
158  ******************************************************************************/
159 #define SSPM_MBOX_3_BASE	(IO_PHYS + 0x00480000)
160 
161 /*******************************************************************************
162  * DP related constants
163  ******************************************************************************/
164 #define EDP_SEC_BASE		(IO_PHYS + 0x0C504000)
165 #define DP_SEC_BASE		(IO_PHYS + 0x0C604000)
166 #define EDP_SEC_SIZE		(0x1000)
167 #define DP_SEC_SIZE		(0x1000)
168 
169 /*******************************************************************************
170  * EMI MPU related constants
171  *******************************************************************************/
172 #define EMI_MPU_BASE		(IO_PHYS + 0x00226000)
173 #define SUB_EMI_MPU_BASE	(IO_PHYS + 0x00225000)
174 
175 /*******************************************************************************
176  * System counter frequency related constants
177  ******************************************************************************/
178 #define SYS_COUNTER_FREQ_IN_HZ	(13000000)
179 #define SYS_COUNTER_FREQ_IN_MHZ	(13)
180 
181 /*******************************************************************************
182  * Platform binary types for linking
183  ******************************************************************************/
184 #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
185 #define PLATFORM_LINKER_ARCH		aarch64
186 
187 /*******************************************************************************
188  * Generic platform constants
189  ******************************************************************************/
190 #define PLATFORM_STACK_SIZE		(0x800)
191 #define FIRMWARE_WELCOME_STR		"Booting Trusted Firmware\n"
192 #define SOC_CHIP_ID			U(0x8188)
193 
194 /*******************************************************************************
195  * Platform memory map related constants
196  ******************************************************************************/
197 #define TZRAM_BASE			(0x54600000)
198 #define TZRAM_SIZE			(0x00040000)
199 
200 /*******************************************************************************
201  * BL31 specific defines.
202  ******************************************************************************/
203 /*
204  * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
205  * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
206  * little space for growth.
207  */
208 #define BL31_BASE			(TZRAM_BASE + 0x1000)
209 #define BL31_LIMIT			(TZRAM_BASE + TZRAM_SIZE)
210 
211 /*******************************************************************************
212  * Platform specific page table and MMU setup constants
213  ******************************************************************************/
214 #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 32)
215 #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 32)
216 #define MAX_XLAT_TABLES			(16)
217 #define MAX_MMAP_REGIONS		(16)
218 
219 /*******************************************************************************
220  * CPU_EB TCM handling related constants
221  ******************************************************************************/
222 #define CPU_EB_TCM_BASE		(0x0C550000)
223 #define CPU_EB_TCM_SIZE		(0x10000)
224 #define CPU_EB_MBOX3_OFFSET	(0xFCE0)
225 
226 /*******************************************************************************
227  * CPU PM definitions
228  *******************************************************************************/
229 #define PLAT_CPU_PM_B_BUCK_ISO_ID	(6)
230 #define PLAT_CPU_PM_ILDO_ID		(6)
231 #define CPU_IDLE_SRAM_BASE		(0x11B000)
232 #define CPU_IDLE_SRAM_SIZE		(0x1000)
233 
234 #endif /* PLATFORM_DEF_H */
235