xref: /rk3399_ARM-atf/plat/mediatek/mt8188/include/platform_def.h (revision 94a9e6243e3978b42017639dad93481267bcf6e4)
1 /*
2  * Copyright (c) 2022-2023, ARM Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #ifndef PLATFORM_DEF_H
8 #define PLATFORM_DEF_H
9 
10 #include <arch_def.h>
11 
12 #define PLAT_PRIMARY_CPU	(0x0)
13 
14 #define MT_GIC_BASE		(0x0C000000)
15 #define MCUCFG_BASE		(0x0C530000)
16 #define MCUCFG_REG_SIZE		(0x10000)
17 #define IO_PHYS			(0x10000000)
18 
19 /* Aggregate of all devices for MMU mapping */
20 #define MTK_DEV_RNG0_BASE	(MT_GIC_BASE)
21 #define MTK_DEV_RNG0_SIZE	(0x600000)
22 #define MTK_DEV_RNG1_BASE	(IO_PHYS)
23 #define MTK_DEV_RNG1_SIZE	(0x10000000)
24 
25 #define TOPCKGEN_BASE		(IO_PHYS)
26 
27 /*******************************************************************************
28  * APUSYS related constants
29  ******************************************************************************/
30 #define BCRM_FMEM_PDN_BASE	(IO_PHYS + 0x00276000)
31 #define APU_MD32_SYSCTRL	(IO_PHYS + 0x09001000)
32 #define APU_MD32_WDT		(IO_PHYS + 0x09002000)
33 #define APU_RCX_CONFIG		(IO_PHYS + 0x09020000)
34 #define APU_REVISER		(IO_PHYS + 0x0903c000)
35 #define APU_RCX_VCORE_CONFIG	(IO_PHYS + 0x090e0000)
36 #define APU_MBOX0		(IO_PHYS + 0x090e1000)
37 #define APU_MBOX1		(IO_PHYS + 0x090e2000)
38 #define APU_RPCTOP		(IO_PHYS + 0x090f0000)
39 #define APU_PCUTOP		(IO_PHYS + 0x090f1000)
40 #define APU_AO_CTRL		(IO_PHYS + 0x090f2000)
41 #define APU_PLL			(IO_PHYS + 0x090f3000)
42 #define APU_ACC			(IO_PHYS + 0x090f4000)
43 #define APU_SEC_CON		(IO_PHYS + 0x090f5000)
44 #define APU_ARETOP_ARE0		(IO_PHYS + 0x090f6000)
45 #define APU_ARETOP_ARE1		(IO_PHYS + 0x090f7000)
46 #define APU_ARETOP_ARE2		(IO_PHYS + 0x090f8000)
47 #define APU_CTRL_DAPC_AO_BASE	(IO_PHYS + 0x090fc000)
48 #define APU_ACX0_RPC_LITE	(IO_PHYS + 0x09140000)
49 #define BCRM_FMEM_PDN_SIZE	(0x1000)
50 
51 /*******************************************************************************
52  * AUDIO related constants
53  ******************************************************************************/
54 #define AUDIO_BASE		(IO_PHYS + 0x00b10000)
55 
56 /*******************************************************************************
57  * SPM related constants
58  ******************************************************************************/
59 #define SPM_BASE		(IO_PHYS + 0x00006000)
60 
61 /*******************************************************************************
62  * GPIO related constants
63  ******************************************************************************/
64 #define GPIO_BASE		(IO_PHYS + 0x00005000)
65 #define RGU_BASE		(IO_PHYS + 0x00007000)
66 #define DRM_BASE		(IO_PHYS + 0x0000D000)
67 #define IOCFG_RM_BASE		(IO_PHYS + 0x01C00000)
68 #define IOCFG_LT_BASE		(IO_PHYS + 0x01E10000)
69 #define IOCFG_LM_BASE		(IO_PHYS + 0x01E20000)
70 #define IOCFG_RT_BASE		(IO_PHYS + 0x01EA0000)
71 
72 /*******************************************************************************
73  * UART related constants
74  ******************************************************************************/
75 #define UART0_BASE	(IO_PHYS + 0x01002000)
76 #define UART_BAUDRATE	(115200)
77 
78 /*******************************************************************************
79  * PMIC related constants
80  ******************************************************************************/
81 #define PMIC_WRAP_BASE		(IO_PHYS + 0x00024000)
82 
83 /*******************************************************************************
84  * Infra IOMMU related constants
85  ******************************************************************************/
86 #define INFRACFG_AO_BASE	(IO_PHYS + 0x00001000)
87 #define INFRACFG_AO_MEM_BASE	(IO_PHYS + 0x00002000)
88 #define PERICFG_AO_BASE		(IO_PHYS + 0x01003000)
89 #define PERICFG_AO_REG_SIZE	(0x1000)
90 
91 /*******************************************************************************
92  * GIC-600 & interrupt handling related constants
93  ******************************************************************************/
94 /* Base MTK_platform compatible GIC memory map */
95 #define BASE_GICD_BASE		(MT_GIC_BASE)
96 #define MT_GIC_RDIST_BASE	(MT_GIC_BASE + 0x40000)
97 
98 /*******************************************************************************
99  * CIRQ related constants
100  ******************************************************************************/
101 #define SYS_CIRQ_BASE		(IO_PHYS + 0x204000)
102 #define MD_WDT_IRQ_BIT_ID	(141)
103 #define CIRQ_IRQ_NUM		(730)
104 #define CIRQ_REG_NUM		(23)
105 #define CIRQ_SPI_START		(96)
106 
107 /*******************************************************************************
108  * MM IOMMU & SMI related constants
109  ******************************************************************************/
110 #define SMI_LARB_0_BASE		(IO_PHYS + 0x0c022000)
111 #define SMI_LARB_1_BASE		(IO_PHYS + 0x0c023000)
112 #define SMI_LARB_2_BASE		(IO_PHYS + 0x0c102000)
113 #define SMI_LARB_3_BASE		(IO_PHYS + 0x0c103000)
114 #define SMI_LARB_4_BASE		(IO_PHYS + 0x04013000)
115 #define SMI_LARB_5_BASE		(IO_PHYS + 0x04f02000)
116 #define SMI_LARB_6_BASE		(IO_PHYS + 0x04f03000)
117 #define SMI_LARB_7_BASE		(IO_PHYS + 0x04e04000)
118 #define SMI_LARB_9_BASE		(IO_PHYS + 0x05001000)
119 #define SMI_LARB_10_BASE	(IO_PHYS + 0x05120000)
120 #define SMI_LARB_11A_BASE	(IO_PHYS + 0x05230000)
121 #define SMI_LARB_11B_BASE	(IO_PHYS + 0x05530000)
122 #define SMI_LARB_11C_BASE	(IO_PHYS + 0x05630000)
123 #define SMI_LARB_12_BASE	(IO_PHYS + 0x05340000)
124 #define SMI_LARB_13_BASE	(IO_PHYS + 0x06001000)
125 #define SMI_LARB_14_BASE	(IO_PHYS + 0x06002000)
126 #define SMI_LARB_15_BASE	(IO_PHYS + 0x05140000)
127 #define SMI_LARB_16A_BASE	(IO_PHYS + 0x06008000)
128 #define SMI_LARB_16B_BASE	(IO_PHYS + 0x0600a000)
129 #define SMI_LARB_17A_BASE	(IO_PHYS + 0x06009000)
130 #define SMI_LARB_17B_BASE	(IO_PHYS + 0x0600b000)
131 #define SMI_LARB_19_BASE	(IO_PHYS + 0x0a010000)
132 #define SMI_LARB_21_BASE	(IO_PHYS + 0x0802e000)
133 #define SMI_LARB_23_BASE	(IO_PHYS + 0x0800d000)
134 #define SMI_LARB_27_BASE	(IO_PHYS + 0x07201000)
135 #define SMI_LARB_28_BASE	(IO_PHYS + 0x00000000)
136 #define SMI_LARB_REG_RNG_SIZE	(0x1000)
137 
138 /*******************************************************************************
139  * SPM related constants
140  ******************************************************************************/
141 #define SPM_BASE		(IO_PHYS + 0x00006000)
142 
143 /*******************************************************************************
144  * APMIXEDSYS related constants
145  ******************************************************************************/
146 #define APMIXEDSYS		(IO_PHYS + 0x0000C000)
147 
148 /*******************************************************************************
149  * VPPSYS related constants
150  ******************************************************************************/
151 #define VPPSYS0_BASE		(IO_PHYS + 0x04000000)
152 #define VPPSYS1_BASE		(IO_PHYS + 0x04f00000)
153 
154 /*******************************************************************************
155  * VDOSYS related constants
156  ******************************************************************************/
157 #define VDOSYS0_BASE		(IO_PHYS + 0x0C01D000)
158 #define VDOSYS1_BASE		(IO_PHYS + 0x0C100000)
159 
160 /*******************************************************************************
161  * SSPM_MBOX_3 related constants
162  ******************************************************************************/
163 #define SSPM_MBOX_3_BASE	(IO_PHYS + 0x00480000)
164 
165 /*******************************************************************************
166  * DP related constants
167  ******************************************************************************/
168 #define EDP_SEC_BASE		(IO_PHYS + 0x0C504000)
169 #define DP_SEC_BASE		(IO_PHYS + 0x0C604000)
170 #define EDP_SEC_SIZE		(0x1000)
171 #define DP_SEC_SIZE		(0x1000)
172 
173 /*******************************************************************************
174  * EMI MPU related constants
175  *******************************************************************************/
176 #define EMI_MPU_BASE		(IO_PHYS + 0x00226000)
177 #define SUB_EMI_MPU_BASE	(IO_PHYS + 0x00225000)
178 
179 /*******************************************************************************
180  * System counter frequency related constants
181  ******************************************************************************/
182 #define SYS_COUNTER_FREQ_IN_HZ	(13000000)
183 #define SYS_COUNTER_FREQ_IN_MHZ	(13)
184 
185 /*******************************************************************************
186  * Platform binary types for linking
187  ******************************************************************************/
188 #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
189 #define PLATFORM_LINKER_ARCH		aarch64
190 
191 /*******************************************************************************
192  * Generic platform constants
193  ******************************************************************************/
194 #define PLATFORM_STACK_SIZE		(0x800)
195 #define FIRMWARE_WELCOME_STR		"Booting Trusted Firmware\n"
196 #define SOC_CHIP_ID			U(0x8188)
197 
198 /*******************************************************************************
199  * Platform memory map related constants
200  ******************************************************************************/
201 #define TZRAM_BASE			(0x54600000)
202 #define TZRAM_SIZE			(0x00040000)
203 
204 /*******************************************************************************
205  * BL31 specific defines.
206  ******************************************************************************/
207 /*
208  * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
209  * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
210  * little space for growth.
211  */
212 #define BL31_BASE			(TZRAM_BASE + 0x1000)
213 #define BL31_LIMIT			(TZRAM_BASE + TZRAM_SIZE)
214 
215 /*******************************************************************************
216  * Platform specific page table and MMU setup constants
217  ******************************************************************************/
218 #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 32)
219 #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 32)
220 #define MAX_XLAT_TABLES			(16)
221 #define MAX_MMAP_REGIONS		(16)
222 
223 /*******************************************************************************
224  * CPU_EB TCM handling related constants
225  ******************************************************************************/
226 #define CPU_EB_TCM_BASE		(0x0C550000)
227 #define CPU_EB_TCM_SIZE		(0x10000)
228 #define CPU_EB_MBOX3_OFFSET	(0xFCE0)
229 
230 /*******************************************************************************
231  * CPU PM definitions
232  *******************************************************************************/
233 #define PLAT_CPU_PM_B_BUCK_ISO_ID	(6)
234 #define PLAT_CPU_PM_ILDO_ID		(6)
235 #define CPU_IDLE_SRAM_BASE		(0x11B000)
236 #define CPU_IDLE_SRAM_SIZE		(0x1000)
237 
238 #endif /* PLATFORM_DEF_H */
239