1a64d9f44SBo-Chen Chen /* 21a64689dSJames Liao * Copyright (c) 2022-2023, ARM Limited and Contributors. All rights reserved. 3a64d9f44SBo-Chen Chen * 4a64d9f44SBo-Chen Chen * SPDX-License-Identifier: BSD-3-Clause 5a64d9f44SBo-Chen Chen */ 6a64d9f44SBo-Chen Chen 7a64d9f44SBo-Chen Chen #ifndef PLATFORM_DEF_H 8a64d9f44SBo-Chen Chen #define PLATFORM_DEF_H 9a64d9f44SBo-Chen Chen 10a64d9f44SBo-Chen Chen #include <arch_def.h> 11a64d9f44SBo-Chen Chen 12a64d9f44SBo-Chen Chen #define PLAT_PRIMARY_CPU (0x0) 13a64d9f44SBo-Chen Chen 14a64d9f44SBo-Chen Chen #define MT_GIC_BASE (0x0C000000) 15a64d9f44SBo-Chen Chen #define MCUCFG_BASE (0x0C530000) 16a64d9f44SBo-Chen Chen #define MCUCFG_REG_SIZE (0x10000) 17a64d9f44SBo-Chen Chen #define IO_PHYS (0x10000000) 18a64d9f44SBo-Chen Chen 19a64d9f44SBo-Chen Chen /* Aggregate of all devices for MMU mapping */ 20a64d9f44SBo-Chen Chen #define MTK_DEV_RNG0_BASE (MT_GIC_BASE) 21a64d9f44SBo-Chen Chen #define MTK_DEV_RNG0_SIZE (0x600000) 22a64d9f44SBo-Chen Chen #define MTK_DEV_RNG1_BASE (IO_PHYS) 23a64d9f44SBo-Chen Chen #define MTK_DEV_RNG1_SIZE (0x10000000) 24a64d9f44SBo-Chen Chen 251a64689dSJames Liao #define TOPCKGEN_BASE (IO_PHYS) 261a64689dSJames Liao 27a64d9f44SBo-Chen Chen /******************************************************************************* 2852430916SChungying Lu * APUSYS related constants 2952430916SChungying Lu ******************************************************************************/ 3052430916SChungying Lu #define BCRM_FMEM_PDN_BASE (IO_PHYS + 0x00276000) 31*8e38b928SChungying Lu #define APU_RCX_CONFIG (IO_PHYS + 0x09020000) 32*8e38b928SChungying Lu #define APU_RCX_VCORE_CONFIG (IO_PHYS + 0x090e0000) 33*8e38b928SChungying Lu #define APU_MBOX0 (IO_PHYS + 0x090e1000) 3452430916SChungying Lu #define APU_RPCTOP (IO_PHYS + 0x090f0000) 3552430916SChungying Lu #define APU_PCUTOP (IO_PHYS + 0x090f1000) 3652430916SChungying Lu #define APU_AO_CTRL (IO_PHYS + 0x090f2000) 3752430916SChungying Lu #define APU_PLL (IO_PHYS + 0x090f3000) 3852430916SChungying Lu #define APU_ACC (IO_PHYS + 0x090f4000) 3952430916SChungying Lu #define APU_ARETOP_ARE0 (IO_PHYS + 0x090f6000) 4052430916SChungying Lu #define APU_ARETOP_ARE1 (IO_PHYS + 0x090f7000) 4152430916SChungying Lu #define APU_ARETOP_ARE2 (IO_PHYS + 0x090f8000) 4252430916SChungying Lu #define APU_ACX0_RPC_LITE (IO_PHYS + 0x09140000) 4352430916SChungying Lu #define BCRM_FMEM_PDN_SIZE (0x1000) 4452430916SChungying Lu 4552430916SChungying Lu /******************************************************************************* 46c70f567aSTrevor Wu * AUDIO related constants 47c70f567aSTrevor Wu ******************************************************************************/ 48c70f567aSTrevor Wu #define AUDIO_BASE (IO_PHYS + 0x00b10000) 49c70f567aSTrevor Wu 50c70f567aSTrevor Wu /******************************************************************************* 51c70f567aSTrevor Wu * SPM related constants 52c70f567aSTrevor Wu ******************************************************************************/ 53c70f567aSTrevor Wu #define SPM_BASE (IO_PHYS + 0x00006000) 54c70f567aSTrevor Wu 55c70f567aSTrevor Wu /******************************************************************************* 56a64d9f44SBo-Chen Chen * GPIO related constants 57a64d9f44SBo-Chen Chen ******************************************************************************/ 58a64d9f44SBo-Chen Chen #define GPIO_BASE (IO_PHYS + 0x00005000) 59a64d9f44SBo-Chen Chen #define RGU_BASE (IO_PHYS + 0x00007000) 60a64d9f44SBo-Chen Chen #define DRM_BASE (IO_PHYS + 0x0000D000) 61a64d9f44SBo-Chen Chen #define IOCFG_RM_BASE (IO_PHYS + 0x01C00000) 62a64d9f44SBo-Chen Chen #define IOCFG_LT_BASE (IO_PHYS + 0x01E10000) 63a64d9f44SBo-Chen Chen #define IOCFG_LM_BASE (IO_PHYS + 0x01E20000) 64a64d9f44SBo-Chen Chen #define IOCFG_RT_BASE (IO_PHYS + 0x01EA0000) 65a64d9f44SBo-Chen Chen 66a64d9f44SBo-Chen Chen /******************************************************************************* 67a64d9f44SBo-Chen Chen * UART related constants 68a64d9f44SBo-Chen Chen ******************************************************************************/ 69a64d9f44SBo-Chen Chen #define UART0_BASE (IO_PHYS + 0x01002000) 70a64d9f44SBo-Chen Chen #define UART_BAUDRATE (115200) 71a64d9f44SBo-Chen Chen 72a64d9f44SBo-Chen Chen /******************************************************************************* 73a64d9f44SBo-Chen Chen * PMIC related constants 74a64d9f44SBo-Chen Chen ******************************************************************************/ 75a64d9f44SBo-Chen Chen #define PMIC_WRAP_BASE (IO_PHYS + 0x00024000) 76a64d9f44SBo-Chen Chen 77a64d9f44SBo-Chen Chen /******************************************************************************* 78a64d9f44SBo-Chen Chen * Infra IOMMU related constants 79a64d9f44SBo-Chen Chen ******************************************************************************/ 801a64689dSJames Liao #define INFRACFG_AO_BASE (IO_PHYS + 0x00001000) 811a64689dSJames Liao #define INFRACFG_AO_MEM_BASE (IO_PHYS + 0x00002000) 82a64d9f44SBo-Chen Chen #define PERICFG_AO_BASE (IO_PHYS + 0x01003000) 83a64d9f44SBo-Chen Chen #define PERICFG_AO_REG_SIZE (0x1000) 84a64d9f44SBo-Chen Chen 85a64d9f44SBo-Chen Chen /******************************************************************************* 86a64d9f44SBo-Chen Chen * GIC-600 & interrupt handling related constants 87a64d9f44SBo-Chen Chen ******************************************************************************/ 88a64d9f44SBo-Chen Chen /* Base MTK_platform compatible GIC memory map */ 89a64d9f44SBo-Chen Chen #define BASE_GICD_BASE (MT_GIC_BASE) 90a64d9f44SBo-Chen Chen #define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000) 91a64d9f44SBo-Chen Chen 92a64d9f44SBo-Chen Chen /******************************************************************************* 93a64d9f44SBo-Chen Chen * CIRQ related constants 94a64d9f44SBo-Chen Chen ******************************************************************************/ 95a64d9f44SBo-Chen Chen #define SYS_CIRQ_BASE (IO_PHYS + 0x204000) 96a64d9f44SBo-Chen Chen #define MD_WDT_IRQ_BIT_ID (141) 97a64d9f44SBo-Chen Chen #define CIRQ_IRQ_NUM (730) 98a64d9f44SBo-Chen Chen #define CIRQ_REG_NUM (23) 99a64d9f44SBo-Chen Chen #define CIRQ_SPI_START (96) 100a64d9f44SBo-Chen Chen 101a64d9f44SBo-Chen Chen /******************************************************************************* 102a64d9f44SBo-Chen Chen * MM IOMMU & SMI related constants 103a64d9f44SBo-Chen Chen ******************************************************************************/ 104a64d9f44SBo-Chen Chen #define SMI_LARB_0_BASE (IO_PHYS + 0x0c022000) 105a64d9f44SBo-Chen Chen #define SMI_LARB_1_BASE (IO_PHYS + 0x0c023000) 106a64d9f44SBo-Chen Chen #define SMI_LARB_2_BASE (IO_PHYS + 0x0c102000) 107a64d9f44SBo-Chen Chen #define SMI_LARB_3_BASE (IO_PHYS + 0x0c103000) 108a64d9f44SBo-Chen Chen #define SMI_LARB_4_BASE (IO_PHYS + 0x04013000) 109a64d9f44SBo-Chen Chen #define SMI_LARB_5_BASE (IO_PHYS + 0x04f02000) 110a64d9f44SBo-Chen Chen #define SMI_LARB_6_BASE (IO_PHYS + 0x04f03000) 111a64d9f44SBo-Chen Chen #define SMI_LARB_7_BASE (IO_PHYS + 0x04e04000) 112a64d9f44SBo-Chen Chen #define SMI_LARB_9_BASE (IO_PHYS + 0x05001000) 113a64d9f44SBo-Chen Chen #define SMI_LARB_10_BASE (IO_PHYS + 0x05120000) 114a64d9f44SBo-Chen Chen #define SMI_LARB_11A_BASE (IO_PHYS + 0x05230000) 115a64d9f44SBo-Chen Chen #define SMI_LARB_11B_BASE (IO_PHYS + 0x05530000) 116a64d9f44SBo-Chen Chen #define SMI_LARB_11C_BASE (IO_PHYS + 0x05630000) 117a64d9f44SBo-Chen Chen #define SMI_LARB_12_BASE (IO_PHYS + 0x05340000) 118a64d9f44SBo-Chen Chen #define SMI_LARB_13_BASE (IO_PHYS + 0x06001000) 119a64d9f44SBo-Chen Chen #define SMI_LARB_14_BASE (IO_PHYS + 0x06002000) 120a64d9f44SBo-Chen Chen #define SMI_LARB_15_BASE (IO_PHYS + 0x05140000) 121a64d9f44SBo-Chen Chen #define SMI_LARB_16A_BASE (IO_PHYS + 0x06008000) 122a64d9f44SBo-Chen Chen #define SMI_LARB_16B_BASE (IO_PHYS + 0x0600a000) 123a64d9f44SBo-Chen Chen #define SMI_LARB_17A_BASE (IO_PHYS + 0x06009000) 124a64d9f44SBo-Chen Chen #define SMI_LARB_17B_BASE (IO_PHYS + 0x0600b000) 125a64d9f44SBo-Chen Chen #define SMI_LARB_19_BASE (IO_PHYS + 0x0a010000) 126a64d9f44SBo-Chen Chen #define SMI_LARB_21_BASE (IO_PHYS + 0x0802e000) 127a64d9f44SBo-Chen Chen #define SMI_LARB_23_BASE (IO_PHYS + 0x0800d000) 128a64d9f44SBo-Chen Chen #define SMI_LARB_27_BASE (IO_PHYS + 0x07201000) 129a64d9f44SBo-Chen Chen #define SMI_LARB_28_BASE (IO_PHYS + 0x00000000) 130a64d9f44SBo-Chen Chen #define SMI_LARB_REG_RNG_SIZE (0x1000) 131a64d9f44SBo-Chen Chen 132a64d9f44SBo-Chen Chen /******************************************************************************* 1331a64689dSJames Liao * SPM related constants 1341a64689dSJames Liao ******************************************************************************/ 1351a64689dSJames Liao #define SPM_BASE (IO_PHYS + 0x00006000) 1361a64689dSJames Liao 1371a64689dSJames Liao /******************************************************************************* 1381a64689dSJames Liao * APMIXEDSYS related constants 1391a64689dSJames Liao ******************************************************************************/ 1401a64689dSJames Liao #define APMIXEDSYS (IO_PHYS + 0x0000C000) 1411a64689dSJames Liao 1421a64689dSJames Liao /******************************************************************************* 1431a64689dSJames Liao * VPPSYS related constants 1441a64689dSJames Liao ******************************************************************************/ 1451a64689dSJames Liao #define VPPSYS0_BASE (IO_PHYS + 0x04000000) 1461a64689dSJames Liao #define VPPSYS1_BASE (IO_PHYS + 0x04f00000) 1471a64689dSJames Liao 1481a64689dSJames Liao /******************************************************************************* 1491a64689dSJames Liao * VDOSYS related constants 1501a64689dSJames Liao ******************************************************************************/ 1511a64689dSJames Liao #define VDOSYS0_BASE (IO_PHYS + 0x0C01D000) 1521a64689dSJames Liao #define VDOSYS1_BASE (IO_PHYS + 0x0C100000) 1531a64689dSJames Liao 1541a64689dSJames Liao /******************************************************************************* 1551a64689dSJames Liao * SSPM_MBOX_3 related constants 1561a64689dSJames Liao ******************************************************************************/ 1571a64689dSJames Liao #define SSPM_MBOX_3_BASE (IO_PHYS + 0x00480000) 1581a64689dSJames Liao 1591a64689dSJames Liao /******************************************************************************* 160a64d9f44SBo-Chen Chen * DP related constants 161a64d9f44SBo-Chen Chen ******************************************************************************/ 162a64d9f44SBo-Chen Chen #define EDP_SEC_BASE (IO_PHYS + 0x0C504000) 163a64d9f44SBo-Chen Chen #define DP_SEC_BASE (IO_PHYS + 0x0C604000) 164a64d9f44SBo-Chen Chen #define EDP_SEC_SIZE (0x1000) 165a64d9f44SBo-Chen Chen #define DP_SEC_SIZE (0x1000) 166a64d9f44SBo-Chen Chen 167a64d9f44SBo-Chen Chen /******************************************************************************* 168a64d9f44SBo-Chen Chen * EMI MPU related constants 169a64d9f44SBo-Chen Chen *******************************************************************************/ 170a64d9f44SBo-Chen Chen #define EMI_MPU_BASE (IO_PHYS + 0x00226000) 171a64d9f44SBo-Chen Chen #define SUB_EMI_MPU_BASE (IO_PHYS + 0x00225000) 172a64d9f44SBo-Chen Chen 173a64d9f44SBo-Chen Chen /******************************************************************************* 174a64d9f44SBo-Chen Chen * System counter frequency related constants 175a64d9f44SBo-Chen Chen ******************************************************************************/ 176a64d9f44SBo-Chen Chen #define SYS_COUNTER_FREQ_IN_HZ (13000000) 177a64d9f44SBo-Chen Chen #define SYS_COUNTER_FREQ_IN_MHZ (13) 178a64d9f44SBo-Chen Chen 179a64d9f44SBo-Chen Chen /******************************************************************************* 180a64d9f44SBo-Chen Chen * Platform binary types for linking 181a64d9f44SBo-Chen Chen ******************************************************************************/ 182a64d9f44SBo-Chen Chen #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 183a64d9f44SBo-Chen Chen #define PLATFORM_LINKER_ARCH aarch64 184a64d9f44SBo-Chen Chen 185a64d9f44SBo-Chen Chen /******************************************************************************* 186a64d9f44SBo-Chen Chen * Generic platform constants 187a64d9f44SBo-Chen Chen ******************************************************************************/ 188a64d9f44SBo-Chen Chen #define PLATFORM_STACK_SIZE (0x800) 189a64d9f44SBo-Chen Chen #define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n" 190a64d9f44SBo-Chen Chen #define SOC_CHIP_ID U(0x8188) 191a64d9f44SBo-Chen Chen 192a64d9f44SBo-Chen Chen /******************************************************************************* 193a64d9f44SBo-Chen Chen * Platform memory map related constants 194a64d9f44SBo-Chen Chen ******************************************************************************/ 195a64d9f44SBo-Chen Chen #define TZRAM_BASE (0x54600000) 196a64d9f44SBo-Chen Chen #define TZRAM_SIZE (0x00030000) 197a64d9f44SBo-Chen Chen 198a64d9f44SBo-Chen Chen /******************************************************************************* 199a64d9f44SBo-Chen Chen * BL31 specific defines. 200a64d9f44SBo-Chen Chen ******************************************************************************/ 201a64d9f44SBo-Chen Chen /* 202a64d9f44SBo-Chen Chen * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if 203a64d9f44SBo-Chen Chen * present). BL31_BASE is calculated using the current BL3-1 debug size plus a 204a64d9f44SBo-Chen Chen * little space for growth. 205a64d9f44SBo-Chen Chen */ 206a64d9f44SBo-Chen Chen #define BL31_BASE (TZRAM_BASE + 0x1000) 207a64d9f44SBo-Chen Chen #define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE) 208a64d9f44SBo-Chen Chen 209a64d9f44SBo-Chen Chen /******************************************************************************* 210a64d9f44SBo-Chen Chen * Platform specific page table and MMU setup constants 211a64d9f44SBo-Chen Chen ******************************************************************************/ 212a64d9f44SBo-Chen Chen #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) 213a64d9f44SBo-Chen Chen #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) 214a64d9f44SBo-Chen Chen #define MAX_XLAT_TABLES (16) 215a64d9f44SBo-Chen Chen #define MAX_MMAP_REGIONS (16) 216a64d9f44SBo-Chen Chen 2174fe7e6a8SEdward-JW Yang /******************************************************************************* 2184fe7e6a8SEdward-JW Yang * CPU_EB TCM handling related constants 2194fe7e6a8SEdward-JW Yang ******************************************************************************/ 2204fe7e6a8SEdward-JW Yang #define CPU_EB_TCM_BASE (0x0C550000) 2214fe7e6a8SEdward-JW Yang #define CPU_EB_TCM_SIZE (0x10000) 2224fe7e6a8SEdward-JW Yang #define CPU_EB_MBOX3_OFFSET (0xFCE0) 2234fe7e6a8SEdward-JW Yang 2244fe7e6a8SEdward-JW Yang /******************************************************************************* 2254fe7e6a8SEdward-JW Yang * CPU PM definitions 2264fe7e6a8SEdward-JW Yang *******************************************************************************/ 2274fe7e6a8SEdward-JW Yang #define PLAT_CPU_PM_B_BUCK_ISO_ID (6) 2284fe7e6a8SEdward-JW Yang #define PLAT_CPU_PM_ILDO_ID (6) 2294fe7e6a8SEdward-JW Yang #define CPU_IDLE_SRAM_BASE (0x11B000) 23032071c02SLiju-Clr Chen #define CPU_IDLE_SRAM_SIZE (0x1000) 2314fe7e6a8SEdward-JW Yang 232a64d9f44SBo-Chen Chen #endif /* PLATFORM_DEF_H */ 233