1a64d9f44SBo-Chen Chen /* 2a64d9f44SBo-Chen Chen * Copyright (c) 2022, ARM Limited and Contributors. All rights reserved. 3a64d9f44SBo-Chen Chen * 4a64d9f44SBo-Chen Chen * SPDX-License-Identifier: BSD-3-Clause 5a64d9f44SBo-Chen Chen */ 6a64d9f44SBo-Chen Chen 7a64d9f44SBo-Chen Chen #ifndef PLATFORM_DEF_H 8a64d9f44SBo-Chen Chen #define PLATFORM_DEF_H 9a64d9f44SBo-Chen Chen 10a64d9f44SBo-Chen Chen #include <arch_def.h> 11a64d9f44SBo-Chen Chen 12a64d9f44SBo-Chen Chen #define PLAT_PRIMARY_CPU (0x0) 13a64d9f44SBo-Chen Chen 14a64d9f44SBo-Chen Chen #define MT_GIC_BASE (0x0C000000) 15a64d9f44SBo-Chen Chen #define MCUCFG_BASE (0x0C530000) 16a64d9f44SBo-Chen Chen #define MCUCFG_REG_SIZE (0x10000) 17a64d9f44SBo-Chen Chen #define IO_PHYS (0x10000000) 18a64d9f44SBo-Chen Chen 19a64d9f44SBo-Chen Chen /* Aggregate of all devices for MMU mapping */ 20a64d9f44SBo-Chen Chen #define MTK_DEV_RNG0_BASE (MT_GIC_BASE) 21a64d9f44SBo-Chen Chen #define MTK_DEV_RNG0_SIZE (0x600000) 22a64d9f44SBo-Chen Chen #define MTK_DEV_RNG1_BASE (IO_PHYS) 23a64d9f44SBo-Chen Chen #define MTK_DEV_RNG1_SIZE (0x10000000) 24a64d9f44SBo-Chen Chen 25a64d9f44SBo-Chen Chen /******************************************************************************* 26c70f567aSTrevor Wu * AUDIO related constants 27c70f567aSTrevor Wu ******************************************************************************/ 28c70f567aSTrevor Wu #define AUDIO_BASE (IO_PHYS + 0x00b10000) 29c70f567aSTrevor Wu 30c70f567aSTrevor Wu /******************************************************************************* 31c70f567aSTrevor Wu * SPM related constants 32c70f567aSTrevor Wu ******************************************************************************/ 33c70f567aSTrevor Wu #define SPM_BASE (IO_PHYS + 0x00006000) 34c70f567aSTrevor Wu 35c70f567aSTrevor Wu /******************************************************************************* 36a64d9f44SBo-Chen Chen * GPIO related constants 37a64d9f44SBo-Chen Chen ******************************************************************************/ 38a64d9f44SBo-Chen Chen #define GPIO_BASE (IO_PHYS + 0x00005000) 39a64d9f44SBo-Chen Chen #define RGU_BASE (IO_PHYS + 0x00007000) 40a64d9f44SBo-Chen Chen #define DRM_BASE (IO_PHYS + 0x0000D000) 41a64d9f44SBo-Chen Chen #define IOCFG_RM_BASE (IO_PHYS + 0x01C00000) 42a64d9f44SBo-Chen Chen #define IOCFG_LT_BASE (IO_PHYS + 0x01E10000) 43a64d9f44SBo-Chen Chen #define IOCFG_LM_BASE (IO_PHYS + 0x01E20000) 44a64d9f44SBo-Chen Chen #define IOCFG_RT_BASE (IO_PHYS + 0x01EA0000) 45a64d9f44SBo-Chen Chen 46a64d9f44SBo-Chen Chen /******************************************************************************* 47a64d9f44SBo-Chen Chen * UART related constants 48a64d9f44SBo-Chen Chen ******************************************************************************/ 49a64d9f44SBo-Chen Chen #define UART0_BASE (IO_PHYS + 0x01002000) 50a64d9f44SBo-Chen Chen #define UART_BAUDRATE (115200) 51a64d9f44SBo-Chen Chen 52a64d9f44SBo-Chen Chen /******************************************************************************* 53a64d9f44SBo-Chen Chen * PMIC related constants 54a64d9f44SBo-Chen Chen ******************************************************************************/ 55a64d9f44SBo-Chen Chen #define PMIC_WRAP_BASE (IO_PHYS + 0x00024000) 56a64d9f44SBo-Chen Chen 57a64d9f44SBo-Chen Chen /******************************************************************************* 58a64d9f44SBo-Chen Chen * Infra IOMMU related constants 59a64d9f44SBo-Chen Chen ******************************************************************************/ 60a64d9f44SBo-Chen Chen #define PERICFG_AO_BASE (IO_PHYS + 0x01003000) 61a64d9f44SBo-Chen Chen #define PERICFG_AO_REG_SIZE (0x1000) 62a64d9f44SBo-Chen Chen 63a64d9f44SBo-Chen Chen /******************************************************************************* 64a64d9f44SBo-Chen Chen * GIC-600 & interrupt handling related constants 65a64d9f44SBo-Chen Chen ******************************************************************************/ 66a64d9f44SBo-Chen Chen /* Base MTK_platform compatible GIC memory map */ 67a64d9f44SBo-Chen Chen #define BASE_GICD_BASE (MT_GIC_BASE) 68a64d9f44SBo-Chen Chen #define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000) 69a64d9f44SBo-Chen Chen 70a64d9f44SBo-Chen Chen /******************************************************************************* 71a64d9f44SBo-Chen Chen * CIRQ related constants 72a64d9f44SBo-Chen Chen ******************************************************************************/ 73a64d9f44SBo-Chen Chen #define SYS_CIRQ_BASE (IO_PHYS + 0x204000) 74a64d9f44SBo-Chen Chen #define MD_WDT_IRQ_BIT_ID (141) 75a64d9f44SBo-Chen Chen #define CIRQ_IRQ_NUM (730) 76a64d9f44SBo-Chen Chen #define CIRQ_REG_NUM (23) 77a64d9f44SBo-Chen Chen #define CIRQ_SPI_START (96) 78a64d9f44SBo-Chen Chen 79a64d9f44SBo-Chen Chen /******************************************************************************* 80a64d9f44SBo-Chen Chen * MM IOMMU & SMI related constants 81a64d9f44SBo-Chen Chen ******************************************************************************/ 82a64d9f44SBo-Chen Chen #define SMI_LARB_0_BASE (IO_PHYS + 0x0c022000) 83a64d9f44SBo-Chen Chen #define SMI_LARB_1_BASE (IO_PHYS + 0x0c023000) 84a64d9f44SBo-Chen Chen #define SMI_LARB_2_BASE (IO_PHYS + 0x0c102000) 85a64d9f44SBo-Chen Chen #define SMI_LARB_3_BASE (IO_PHYS + 0x0c103000) 86a64d9f44SBo-Chen Chen #define SMI_LARB_4_BASE (IO_PHYS + 0x04013000) 87a64d9f44SBo-Chen Chen #define SMI_LARB_5_BASE (IO_PHYS + 0x04f02000) 88a64d9f44SBo-Chen Chen #define SMI_LARB_6_BASE (IO_PHYS + 0x04f03000) 89a64d9f44SBo-Chen Chen #define SMI_LARB_7_BASE (IO_PHYS + 0x04e04000) 90a64d9f44SBo-Chen Chen #define SMI_LARB_9_BASE (IO_PHYS + 0x05001000) 91a64d9f44SBo-Chen Chen #define SMI_LARB_10_BASE (IO_PHYS + 0x05120000) 92a64d9f44SBo-Chen Chen #define SMI_LARB_11A_BASE (IO_PHYS + 0x05230000) 93a64d9f44SBo-Chen Chen #define SMI_LARB_11B_BASE (IO_PHYS + 0x05530000) 94a64d9f44SBo-Chen Chen #define SMI_LARB_11C_BASE (IO_PHYS + 0x05630000) 95a64d9f44SBo-Chen Chen #define SMI_LARB_12_BASE (IO_PHYS + 0x05340000) 96a64d9f44SBo-Chen Chen #define SMI_LARB_13_BASE (IO_PHYS + 0x06001000) 97a64d9f44SBo-Chen Chen #define SMI_LARB_14_BASE (IO_PHYS + 0x06002000) 98a64d9f44SBo-Chen Chen #define SMI_LARB_15_BASE (IO_PHYS + 0x05140000) 99a64d9f44SBo-Chen Chen #define SMI_LARB_16A_BASE (IO_PHYS + 0x06008000) 100a64d9f44SBo-Chen Chen #define SMI_LARB_16B_BASE (IO_PHYS + 0x0600a000) 101a64d9f44SBo-Chen Chen #define SMI_LARB_17A_BASE (IO_PHYS + 0x06009000) 102a64d9f44SBo-Chen Chen #define SMI_LARB_17B_BASE (IO_PHYS + 0x0600b000) 103a64d9f44SBo-Chen Chen #define SMI_LARB_19_BASE (IO_PHYS + 0x0a010000) 104a64d9f44SBo-Chen Chen #define SMI_LARB_21_BASE (IO_PHYS + 0x0802e000) 105a64d9f44SBo-Chen Chen #define SMI_LARB_23_BASE (IO_PHYS + 0x0800d000) 106a64d9f44SBo-Chen Chen #define SMI_LARB_27_BASE (IO_PHYS + 0x07201000) 107a64d9f44SBo-Chen Chen #define SMI_LARB_28_BASE (IO_PHYS + 0x00000000) 108a64d9f44SBo-Chen Chen #define SMI_LARB_REG_RNG_SIZE (0x1000) 109a64d9f44SBo-Chen Chen 110a64d9f44SBo-Chen Chen /******************************************************************************* 111a64d9f44SBo-Chen Chen * DP related constants 112a64d9f44SBo-Chen Chen ******************************************************************************/ 113a64d9f44SBo-Chen Chen #define EDP_SEC_BASE (IO_PHYS + 0x0C504000) 114a64d9f44SBo-Chen Chen #define DP_SEC_BASE (IO_PHYS + 0x0C604000) 115a64d9f44SBo-Chen Chen #define EDP_SEC_SIZE (0x1000) 116a64d9f44SBo-Chen Chen #define DP_SEC_SIZE (0x1000) 117a64d9f44SBo-Chen Chen 118a64d9f44SBo-Chen Chen /******************************************************************************* 119a64d9f44SBo-Chen Chen * EMI MPU related constants 120a64d9f44SBo-Chen Chen *******************************************************************************/ 121a64d9f44SBo-Chen Chen #define EMI_MPU_BASE (IO_PHYS + 0x00226000) 122a64d9f44SBo-Chen Chen #define SUB_EMI_MPU_BASE (IO_PHYS + 0x00225000) 123a64d9f44SBo-Chen Chen 124a64d9f44SBo-Chen Chen /******************************************************************************* 125a64d9f44SBo-Chen Chen * System counter frequency related constants 126a64d9f44SBo-Chen Chen ******************************************************************************/ 127a64d9f44SBo-Chen Chen #define SYS_COUNTER_FREQ_IN_HZ (13000000) 128a64d9f44SBo-Chen Chen #define SYS_COUNTER_FREQ_IN_MHZ (13) 129a64d9f44SBo-Chen Chen 130a64d9f44SBo-Chen Chen /******************************************************************************* 131a64d9f44SBo-Chen Chen * Platform binary types for linking 132a64d9f44SBo-Chen Chen ******************************************************************************/ 133a64d9f44SBo-Chen Chen #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 134a64d9f44SBo-Chen Chen #define PLATFORM_LINKER_ARCH aarch64 135a64d9f44SBo-Chen Chen 136a64d9f44SBo-Chen Chen /******************************************************************************* 137a64d9f44SBo-Chen Chen * Generic platform constants 138a64d9f44SBo-Chen Chen ******************************************************************************/ 139a64d9f44SBo-Chen Chen #define PLATFORM_STACK_SIZE (0x800) 140a64d9f44SBo-Chen Chen #define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n" 141a64d9f44SBo-Chen Chen #define SOC_CHIP_ID U(0x8188) 142a64d9f44SBo-Chen Chen 143a64d9f44SBo-Chen Chen /******************************************************************************* 144a64d9f44SBo-Chen Chen * Platform memory map related constants 145a64d9f44SBo-Chen Chen ******************************************************************************/ 146a64d9f44SBo-Chen Chen #define TZRAM_BASE (0x54600000) 147a64d9f44SBo-Chen Chen #define TZRAM_SIZE (0x00030000) 148a64d9f44SBo-Chen Chen 149a64d9f44SBo-Chen Chen /******************************************************************************* 150a64d9f44SBo-Chen Chen * BL31 specific defines. 151a64d9f44SBo-Chen Chen ******************************************************************************/ 152a64d9f44SBo-Chen Chen /* 153a64d9f44SBo-Chen Chen * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if 154a64d9f44SBo-Chen Chen * present). BL31_BASE is calculated using the current BL3-1 debug size plus a 155a64d9f44SBo-Chen Chen * little space for growth. 156a64d9f44SBo-Chen Chen */ 157a64d9f44SBo-Chen Chen #define BL31_BASE (TZRAM_BASE + 0x1000) 158a64d9f44SBo-Chen Chen #define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE) 159a64d9f44SBo-Chen Chen 160a64d9f44SBo-Chen Chen /******************************************************************************* 161a64d9f44SBo-Chen Chen * Platform specific page table and MMU setup constants 162a64d9f44SBo-Chen Chen ******************************************************************************/ 163a64d9f44SBo-Chen Chen #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) 164a64d9f44SBo-Chen Chen #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) 165a64d9f44SBo-Chen Chen #define MAX_XLAT_TABLES (16) 166a64d9f44SBo-Chen Chen #define MAX_MMAP_REGIONS (16) 167a64d9f44SBo-Chen Chen 1684fe7e6a8SEdward-JW Yang /******************************************************************************* 1694fe7e6a8SEdward-JW Yang * CPU_EB TCM handling related constants 1704fe7e6a8SEdward-JW Yang ******************************************************************************/ 1714fe7e6a8SEdward-JW Yang #define CPU_EB_TCM_BASE (0x0C550000) 1724fe7e6a8SEdward-JW Yang #define CPU_EB_TCM_SIZE (0x10000) 1734fe7e6a8SEdward-JW Yang #define CPU_EB_MBOX3_OFFSET (0xFCE0) 1744fe7e6a8SEdward-JW Yang 1754fe7e6a8SEdward-JW Yang /******************************************************************************* 1764fe7e6a8SEdward-JW Yang * CPU PM definitions 1774fe7e6a8SEdward-JW Yang *******************************************************************************/ 1784fe7e6a8SEdward-JW Yang #define PLAT_CPU_PM_B_BUCK_ISO_ID (6) 1794fe7e6a8SEdward-JW Yang #define PLAT_CPU_PM_ILDO_ID (6) 1804fe7e6a8SEdward-JW Yang #define CPU_IDLE_SRAM_BASE (0x11B000) 181*32071c02SLiju-Clr Chen #define CPU_IDLE_SRAM_SIZE (0x1000) 1824fe7e6a8SEdward-JW Yang 183a64d9f44SBo-Chen Chen #endif /* PLATFORM_DEF_H */ 184