1a64d9f44SBo-Chen Chen /* 2*1a64689dSJames Liao * Copyright (c) 2022-2023, ARM Limited and Contributors. All rights reserved. 3a64d9f44SBo-Chen Chen * 4a64d9f44SBo-Chen Chen * SPDX-License-Identifier: BSD-3-Clause 5a64d9f44SBo-Chen Chen */ 6a64d9f44SBo-Chen Chen 7a64d9f44SBo-Chen Chen #ifndef PLATFORM_DEF_H 8a64d9f44SBo-Chen Chen #define PLATFORM_DEF_H 9a64d9f44SBo-Chen Chen 10a64d9f44SBo-Chen Chen #include <arch_def.h> 11a64d9f44SBo-Chen Chen 12a64d9f44SBo-Chen Chen #define PLAT_PRIMARY_CPU (0x0) 13a64d9f44SBo-Chen Chen 14a64d9f44SBo-Chen Chen #define MT_GIC_BASE (0x0C000000) 15a64d9f44SBo-Chen Chen #define MCUCFG_BASE (0x0C530000) 16a64d9f44SBo-Chen Chen #define MCUCFG_REG_SIZE (0x10000) 17a64d9f44SBo-Chen Chen #define IO_PHYS (0x10000000) 18a64d9f44SBo-Chen Chen 19a64d9f44SBo-Chen Chen /* Aggregate of all devices for MMU mapping */ 20a64d9f44SBo-Chen Chen #define MTK_DEV_RNG0_BASE (MT_GIC_BASE) 21a64d9f44SBo-Chen Chen #define MTK_DEV_RNG0_SIZE (0x600000) 22a64d9f44SBo-Chen Chen #define MTK_DEV_RNG1_BASE (IO_PHYS) 23a64d9f44SBo-Chen Chen #define MTK_DEV_RNG1_SIZE (0x10000000) 24a64d9f44SBo-Chen Chen 25*1a64689dSJames Liao #define TOPCKGEN_BASE (IO_PHYS) 26*1a64689dSJames Liao 27a64d9f44SBo-Chen Chen /******************************************************************************* 28c70f567aSTrevor Wu * AUDIO related constants 29c70f567aSTrevor Wu ******************************************************************************/ 30c70f567aSTrevor Wu #define AUDIO_BASE (IO_PHYS + 0x00b10000) 31c70f567aSTrevor Wu 32c70f567aSTrevor Wu /******************************************************************************* 33c70f567aSTrevor Wu * SPM related constants 34c70f567aSTrevor Wu ******************************************************************************/ 35c70f567aSTrevor Wu #define SPM_BASE (IO_PHYS + 0x00006000) 36c70f567aSTrevor Wu 37c70f567aSTrevor Wu /******************************************************************************* 38a64d9f44SBo-Chen Chen * GPIO related constants 39a64d9f44SBo-Chen Chen ******************************************************************************/ 40a64d9f44SBo-Chen Chen #define GPIO_BASE (IO_PHYS + 0x00005000) 41a64d9f44SBo-Chen Chen #define RGU_BASE (IO_PHYS + 0x00007000) 42a64d9f44SBo-Chen Chen #define DRM_BASE (IO_PHYS + 0x0000D000) 43a64d9f44SBo-Chen Chen #define IOCFG_RM_BASE (IO_PHYS + 0x01C00000) 44a64d9f44SBo-Chen Chen #define IOCFG_LT_BASE (IO_PHYS + 0x01E10000) 45a64d9f44SBo-Chen Chen #define IOCFG_LM_BASE (IO_PHYS + 0x01E20000) 46a64d9f44SBo-Chen Chen #define IOCFG_RT_BASE (IO_PHYS + 0x01EA0000) 47a64d9f44SBo-Chen Chen 48a64d9f44SBo-Chen Chen /******************************************************************************* 49a64d9f44SBo-Chen Chen * UART related constants 50a64d9f44SBo-Chen Chen ******************************************************************************/ 51a64d9f44SBo-Chen Chen #define UART0_BASE (IO_PHYS + 0x01002000) 52a64d9f44SBo-Chen Chen #define UART_BAUDRATE (115200) 53a64d9f44SBo-Chen Chen 54a64d9f44SBo-Chen Chen /******************************************************************************* 55a64d9f44SBo-Chen Chen * PMIC related constants 56a64d9f44SBo-Chen Chen ******************************************************************************/ 57a64d9f44SBo-Chen Chen #define PMIC_WRAP_BASE (IO_PHYS + 0x00024000) 58a64d9f44SBo-Chen Chen 59a64d9f44SBo-Chen Chen /******************************************************************************* 60a64d9f44SBo-Chen Chen * Infra IOMMU related constants 61a64d9f44SBo-Chen Chen ******************************************************************************/ 62*1a64689dSJames Liao #define INFRACFG_AO_BASE (IO_PHYS + 0x00001000) 63*1a64689dSJames Liao #define INFRACFG_AO_MEM_BASE (IO_PHYS + 0x00002000) 64a64d9f44SBo-Chen Chen #define PERICFG_AO_BASE (IO_PHYS + 0x01003000) 65a64d9f44SBo-Chen Chen #define PERICFG_AO_REG_SIZE (0x1000) 66a64d9f44SBo-Chen Chen 67a64d9f44SBo-Chen Chen /******************************************************************************* 68a64d9f44SBo-Chen Chen * GIC-600 & interrupt handling related constants 69a64d9f44SBo-Chen Chen ******************************************************************************/ 70a64d9f44SBo-Chen Chen /* Base MTK_platform compatible GIC memory map */ 71a64d9f44SBo-Chen Chen #define BASE_GICD_BASE (MT_GIC_BASE) 72a64d9f44SBo-Chen Chen #define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000) 73a64d9f44SBo-Chen Chen 74a64d9f44SBo-Chen Chen /******************************************************************************* 75a64d9f44SBo-Chen Chen * CIRQ related constants 76a64d9f44SBo-Chen Chen ******************************************************************************/ 77a64d9f44SBo-Chen Chen #define SYS_CIRQ_BASE (IO_PHYS + 0x204000) 78a64d9f44SBo-Chen Chen #define MD_WDT_IRQ_BIT_ID (141) 79a64d9f44SBo-Chen Chen #define CIRQ_IRQ_NUM (730) 80a64d9f44SBo-Chen Chen #define CIRQ_REG_NUM (23) 81a64d9f44SBo-Chen Chen #define CIRQ_SPI_START (96) 82a64d9f44SBo-Chen Chen 83a64d9f44SBo-Chen Chen /******************************************************************************* 84a64d9f44SBo-Chen Chen * MM IOMMU & SMI related constants 85a64d9f44SBo-Chen Chen ******************************************************************************/ 86a64d9f44SBo-Chen Chen #define SMI_LARB_0_BASE (IO_PHYS + 0x0c022000) 87a64d9f44SBo-Chen Chen #define SMI_LARB_1_BASE (IO_PHYS + 0x0c023000) 88a64d9f44SBo-Chen Chen #define SMI_LARB_2_BASE (IO_PHYS + 0x0c102000) 89a64d9f44SBo-Chen Chen #define SMI_LARB_3_BASE (IO_PHYS + 0x0c103000) 90a64d9f44SBo-Chen Chen #define SMI_LARB_4_BASE (IO_PHYS + 0x04013000) 91a64d9f44SBo-Chen Chen #define SMI_LARB_5_BASE (IO_PHYS + 0x04f02000) 92a64d9f44SBo-Chen Chen #define SMI_LARB_6_BASE (IO_PHYS + 0x04f03000) 93a64d9f44SBo-Chen Chen #define SMI_LARB_7_BASE (IO_PHYS + 0x04e04000) 94a64d9f44SBo-Chen Chen #define SMI_LARB_9_BASE (IO_PHYS + 0x05001000) 95a64d9f44SBo-Chen Chen #define SMI_LARB_10_BASE (IO_PHYS + 0x05120000) 96a64d9f44SBo-Chen Chen #define SMI_LARB_11A_BASE (IO_PHYS + 0x05230000) 97a64d9f44SBo-Chen Chen #define SMI_LARB_11B_BASE (IO_PHYS + 0x05530000) 98a64d9f44SBo-Chen Chen #define SMI_LARB_11C_BASE (IO_PHYS + 0x05630000) 99a64d9f44SBo-Chen Chen #define SMI_LARB_12_BASE (IO_PHYS + 0x05340000) 100a64d9f44SBo-Chen Chen #define SMI_LARB_13_BASE (IO_PHYS + 0x06001000) 101a64d9f44SBo-Chen Chen #define SMI_LARB_14_BASE (IO_PHYS + 0x06002000) 102a64d9f44SBo-Chen Chen #define SMI_LARB_15_BASE (IO_PHYS + 0x05140000) 103a64d9f44SBo-Chen Chen #define SMI_LARB_16A_BASE (IO_PHYS + 0x06008000) 104a64d9f44SBo-Chen Chen #define SMI_LARB_16B_BASE (IO_PHYS + 0x0600a000) 105a64d9f44SBo-Chen Chen #define SMI_LARB_17A_BASE (IO_PHYS + 0x06009000) 106a64d9f44SBo-Chen Chen #define SMI_LARB_17B_BASE (IO_PHYS + 0x0600b000) 107a64d9f44SBo-Chen Chen #define SMI_LARB_19_BASE (IO_PHYS + 0x0a010000) 108a64d9f44SBo-Chen Chen #define SMI_LARB_21_BASE (IO_PHYS + 0x0802e000) 109a64d9f44SBo-Chen Chen #define SMI_LARB_23_BASE (IO_PHYS + 0x0800d000) 110a64d9f44SBo-Chen Chen #define SMI_LARB_27_BASE (IO_PHYS + 0x07201000) 111a64d9f44SBo-Chen Chen #define SMI_LARB_28_BASE (IO_PHYS + 0x00000000) 112a64d9f44SBo-Chen Chen #define SMI_LARB_REG_RNG_SIZE (0x1000) 113a64d9f44SBo-Chen Chen 114a64d9f44SBo-Chen Chen /******************************************************************************* 115*1a64689dSJames Liao * SPM related constants 116*1a64689dSJames Liao ******************************************************************************/ 117*1a64689dSJames Liao #define SPM_BASE (IO_PHYS + 0x00006000) 118*1a64689dSJames Liao 119*1a64689dSJames Liao /******************************************************************************* 120*1a64689dSJames Liao * APMIXEDSYS related constants 121*1a64689dSJames Liao ******************************************************************************/ 122*1a64689dSJames Liao #define APMIXEDSYS (IO_PHYS + 0x0000C000) 123*1a64689dSJames Liao 124*1a64689dSJames Liao /******************************************************************************* 125*1a64689dSJames Liao * VPPSYS related constants 126*1a64689dSJames Liao ******************************************************************************/ 127*1a64689dSJames Liao #define VPPSYS0_BASE (IO_PHYS + 0x04000000) 128*1a64689dSJames Liao #define VPPSYS1_BASE (IO_PHYS + 0x04f00000) 129*1a64689dSJames Liao 130*1a64689dSJames Liao /******************************************************************************* 131*1a64689dSJames Liao * VDOSYS related constants 132*1a64689dSJames Liao ******************************************************************************/ 133*1a64689dSJames Liao #define VDOSYS0_BASE (IO_PHYS + 0x0C01D000) 134*1a64689dSJames Liao #define VDOSYS1_BASE (IO_PHYS + 0x0C100000) 135*1a64689dSJames Liao 136*1a64689dSJames Liao /******************************************************************************* 137*1a64689dSJames Liao * SSPM_MBOX_3 related constants 138*1a64689dSJames Liao ******************************************************************************/ 139*1a64689dSJames Liao #define SSPM_MBOX_3_BASE (IO_PHYS + 0x00480000) 140*1a64689dSJames Liao 141*1a64689dSJames Liao /******************************************************************************* 142a64d9f44SBo-Chen Chen * DP related constants 143a64d9f44SBo-Chen Chen ******************************************************************************/ 144a64d9f44SBo-Chen Chen #define EDP_SEC_BASE (IO_PHYS + 0x0C504000) 145a64d9f44SBo-Chen Chen #define DP_SEC_BASE (IO_PHYS + 0x0C604000) 146a64d9f44SBo-Chen Chen #define EDP_SEC_SIZE (0x1000) 147a64d9f44SBo-Chen Chen #define DP_SEC_SIZE (0x1000) 148a64d9f44SBo-Chen Chen 149a64d9f44SBo-Chen Chen /******************************************************************************* 150a64d9f44SBo-Chen Chen * EMI MPU related constants 151a64d9f44SBo-Chen Chen *******************************************************************************/ 152a64d9f44SBo-Chen Chen #define EMI_MPU_BASE (IO_PHYS + 0x00226000) 153a64d9f44SBo-Chen Chen #define SUB_EMI_MPU_BASE (IO_PHYS + 0x00225000) 154a64d9f44SBo-Chen Chen 155a64d9f44SBo-Chen Chen /******************************************************************************* 156a64d9f44SBo-Chen Chen * System counter frequency related constants 157a64d9f44SBo-Chen Chen ******************************************************************************/ 158a64d9f44SBo-Chen Chen #define SYS_COUNTER_FREQ_IN_HZ (13000000) 159a64d9f44SBo-Chen Chen #define SYS_COUNTER_FREQ_IN_MHZ (13) 160a64d9f44SBo-Chen Chen 161a64d9f44SBo-Chen Chen /******************************************************************************* 162a64d9f44SBo-Chen Chen * Platform binary types for linking 163a64d9f44SBo-Chen Chen ******************************************************************************/ 164a64d9f44SBo-Chen Chen #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 165a64d9f44SBo-Chen Chen #define PLATFORM_LINKER_ARCH aarch64 166a64d9f44SBo-Chen Chen 167a64d9f44SBo-Chen Chen /******************************************************************************* 168a64d9f44SBo-Chen Chen * Generic platform constants 169a64d9f44SBo-Chen Chen ******************************************************************************/ 170a64d9f44SBo-Chen Chen #define PLATFORM_STACK_SIZE (0x800) 171a64d9f44SBo-Chen Chen #define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n" 172a64d9f44SBo-Chen Chen #define SOC_CHIP_ID U(0x8188) 173a64d9f44SBo-Chen Chen 174a64d9f44SBo-Chen Chen /******************************************************************************* 175a64d9f44SBo-Chen Chen * Platform memory map related constants 176a64d9f44SBo-Chen Chen ******************************************************************************/ 177a64d9f44SBo-Chen Chen #define TZRAM_BASE (0x54600000) 178a64d9f44SBo-Chen Chen #define TZRAM_SIZE (0x00030000) 179a64d9f44SBo-Chen Chen 180a64d9f44SBo-Chen Chen /******************************************************************************* 181a64d9f44SBo-Chen Chen * BL31 specific defines. 182a64d9f44SBo-Chen Chen ******************************************************************************/ 183a64d9f44SBo-Chen Chen /* 184a64d9f44SBo-Chen Chen * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if 185a64d9f44SBo-Chen Chen * present). BL31_BASE is calculated using the current BL3-1 debug size plus a 186a64d9f44SBo-Chen Chen * little space for growth. 187a64d9f44SBo-Chen Chen */ 188a64d9f44SBo-Chen Chen #define BL31_BASE (TZRAM_BASE + 0x1000) 189a64d9f44SBo-Chen Chen #define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE) 190a64d9f44SBo-Chen Chen 191a64d9f44SBo-Chen Chen /******************************************************************************* 192a64d9f44SBo-Chen Chen * Platform specific page table and MMU setup constants 193a64d9f44SBo-Chen Chen ******************************************************************************/ 194a64d9f44SBo-Chen Chen #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) 195a64d9f44SBo-Chen Chen #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) 196a64d9f44SBo-Chen Chen #define MAX_XLAT_TABLES (16) 197a64d9f44SBo-Chen Chen #define MAX_MMAP_REGIONS (16) 198a64d9f44SBo-Chen Chen 1994fe7e6a8SEdward-JW Yang /******************************************************************************* 2004fe7e6a8SEdward-JW Yang * CPU_EB TCM handling related constants 2014fe7e6a8SEdward-JW Yang ******************************************************************************/ 2024fe7e6a8SEdward-JW Yang #define CPU_EB_TCM_BASE (0x0C550000) 2034fe7e6a8SEdward-JW Yang #define CPU_EB_TCM_SIZE (0x10000) 2044fe7e6a8SEdward-JW Yang #define CPU_EB_MBOX3_OFFSET (0xFCE0) 2054fe7e6a8SEdward-JW Yang 2064fe7e6a8SEdward-JW Yang /******************************************************************************* 2074fe7e6a8SEdward-JW Yang * CPU PM definitions 2084fe7e6a8SEdward-JW Yang *******************************************************************************/ 2094fe7e6a8SEdward-JW Yang #define PLAT_CPU_PM_B_BUCK_ISO_ID (6) 2104fe7e6a8SEdward-JW Yang #define PLAT_CPU_PM_ILDO_ID (6) 2114fe7e6a8SEdward-JW Yang #define CPU_IDLE_SRAM_BASE (0x11B000) 21232071c02SLiju-Clr Chen #define CPU_IDLE_SRAM_SIZE (0x1000) 2134fe7e6a8SEdward-JW Yang 214a64d9f44SBo-Chen Chen #endif /* PLATFORM_DEF_H */ 215