xref: /rk3399_ARM-atf/plat/mediatek/include/drivers/pmic/mt6373_lowpower_reg.h (revision cf2df874cd09305ac7282fadb0fef6be597dfffb)
1*d4e6f98dSHope Wang /*
2*d4e6f98dSHope Wang  * Copyright (c) 2025, Mediatek Inc. All rights reserved
3*d4e6f98dSHope Wang  *
4*d4e6f98dSHope Wang  * SPDX-License-Identifier: BSD-3-Clause
5*d4e6f98dSHope Wang  */
6*d4e6f98dSHope Wang 
7*d4e6f98dSHope Wang #ifndef MT6373_LOWPOWER_REG_H
8*d4e6f98dSHope Wang #define MT6373_LOWPOWER_REG_H
9*d4e6f98dSHope Wang 
10*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_VOSEL_SLEEP_ADDR		0x1487
11*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_ONLV_EN_ADDR		0x1488
12*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_ONLV_EN_SHIFT		4
13*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC0_OP_EN_ADDR		0x148D
14*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC1_OP_EN_ADDR		0x148D
15*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC2_OP_EN_ADDR		0x148D
16*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC3_OP_EN_ADDR		0x148D
17*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC4_OP_EN_ADDR		0x148D
18*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC5_OP_EN_ADDR		0x148D
19*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC6_OP_EN_ADDR		0x148D
20*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC7_OP_EN_ADDR		0x148D
21*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC8_OP_EN_ADDR		0x148E
22*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC9_OP_EN_ADDR		0x148E
23*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC10_OP_EN_ADDR		0x148E
24*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC11_OP_EN_ADDR		0x148E
25*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC12_OP_EN_ADDR		0x148E
26*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC13_OP_EN_ADDR		0x148E
27*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_HW0_OP_EN_ADDR		0x148F
28*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_HW1_OP_EN_ADDR		0x148F
29*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_HW2_OP_EN_ADDR		0x148F
30*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_HW3_OP_EN_ADDR		0x148F
31*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_SW_OP_EN_ADDR		0x148F
32*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC0_OP_CFG_ADDR		0x1490
33*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC1_OP_CFG_ADDR		0x1490
34*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC2_OP_CFG_ADDR		0x1490
35*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC3_OP_CFG_ADDR		0x1490
36*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC4_OP_CFG_ADDR		0x1490
37*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC5_OP_CFG_ADDR		0x1490
38*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC6_OP_CFG_ADDR		0x1490
39*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC7_OP_CFG_ADDR		0x1490
40*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC8_OP_CFG_ADDR		0x1491
41*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC9_OP_CFG_ADDR		0x1491
42*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC10_OP_CFG_ADDR		0x1491
43*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC11_OP_CFG_ADDR		0x1491
44*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC12_OP_CFG_ADDR		0x1491
45*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC13_OP_CFG_ADDR		0x1491
46*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_HW0_OP_CFG_ADDR		0x1492
47*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_HW1_OP_CFG_ADDR		0x1492
48*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_HW2_OP_CFG_ADDR		0x1492
49*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_HW3_OP_CFG_ADDR		0x1492
50*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC0_OP_MODE_ADDR		0x1493
51*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC1_OP_MODE_ADDR		0x1493
52*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC2_OP_MODE_ADDR		0x1493
53*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC3_OP_MODE_ADDR		0x1493
54*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC4_OP_MODE_ADDR		0x1493
55*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC5_OP_MODE_ADDR		0x1493
56*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC6_OP_MODE_ADDR		0x1493
57*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC7_OP_MODE_ADDR		0x1493
58*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC8_OP_MODE_ADDR		0x1494
59*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC9_OP_MODE_ADDR		0x1494
60*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC10_OP_MODE_ADDR		0x1494
61*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC11_OP_MODE_ADDR		0x1494
62*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC12_OP_MODE_ADDR		0x1494
63*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_RC13_OP_MODE_ADDR		0x1494
64*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_HW0_OP_MODE_ADDR		0x1495
65*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_HW1_OP_MODE_ADDR		0x1495
66*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_HW2_OP_MODE_ADDR		0x1495
67*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK0_HW3_OP_MODE_ADDR		0x1495
68*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_VOSEL_SLEEP_ADDR		0x1507
69*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_ONLV_EN_ADDR		0x1508
70*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_ONLV_EN_SHIFT		4
71*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC0_OP_EN_ADDR		0x150D
72*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC1_OP_EN_ADDR		0x150D
73*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC2_OP_EN_ADDR		0x150D
74*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC3_OP_EN_ADDR		0x150D
75*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC4_OP_EN_ADDR		0x150D
76*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC5_OP_EN_ADDR		0x150D
77*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC6_OP_EN_ADDR		0x150D
78*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC7_OP_EN_ADDR		0x150D
79*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC8_OP_EN_ADDR		0x150E
80*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC9_OP_EN_ADDR		0x150E
81*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC10_OP_EN_ADDR		0x150E
82*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC11_OP_EN_ADDR		0x150E
83*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC12_OP_EN_ADDR		0x150E
84*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC13_OP_EN_ADDR		0x150E
85*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_HW0_OP_EN_ADDR		0x150F
86*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_HW1_OP_EN_ADDR		0x150F
87*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_HW2_OP_EN_ADDR		0x150F
88*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_HW3_OP_EN_ADDR		0x150F
89*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_SW_OP_EN_ADDR		0x150F
90*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC0_OP_CFG_ADDR		0x1510
91*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC1_OP_CFG_ADDR		0x1510
92*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC2_OP_CFG_ADDR		0x1510
93*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC3_OP_CFG_ADDR		0x1510
94*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC4_OP_CFG_ADDR		0x1510
95*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC5_OP_CFG_ADDR		0x1510
96*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC6_OP_CFG_ADDR		0x1510
97*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC7_OP_CFG_ADDR		0x1510
98*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC8_OP_CFG_ADDR		0x1511
99*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC9_OP_CFG_ADDR		0x1511
100*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC10_OP_CFG_ADDR		0x1511
101*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC11_OP_CFG_ADDR		0x1511
102*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC12_OP_CFG_ADDR		0x1511
103*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC13_OP_CFG_ADDR		0x1511
104*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_HW0_OP_CFG_ADDR		0x1512
105*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_HW1_OP_CFG_ADDR		0x1512
106*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_HW2_OP_CFG_ADDR		0x1512
107*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_HW3_OP_CFG_ADDR		0x1512
108*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC0_OP_MODE_ADDR		0x1513
109*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC1_OP_MODE_ADDR		0x1513
110*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC2_OP_MODE_ADDR		0x1513
111*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC3_OP_MODE_ADDR		0x1513
112*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC4_OP_MODE_ADDR		0x1513
113*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC5_OP_MODE_ADDR		0x1513
114*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC6_OP_MODE_ADDR		0x1513
115*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC7_OP_MODE_ADDR		0x1513
116*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC8_OP_MODE_ADDR		0x1514
117*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC9_OP_MODE_ADDR		0x1514
118*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC10_OP_MODE_ADDR		0x1514
119*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC11_OP_MODE_ADDR		0x1514
120*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC12_OP_MODE_ADDR		0x1514
121*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_RC13_OP_MODE_ADDR		0x1514
122*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_HW0_OP_MODE_ADDR		0x1515
123*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_HW1_OP_MODE_ADDR		0x1515
124*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_HW2_OP_MODE_ADDR		0x1515
125*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK1_HW3_OP_MODE_ADDR		0x1515
126*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_VOSEL_SLEEP_ADDR		0x1587
127*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_ONLV_EN_ADDR		0x1588
128*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_ONLV_EN_SHIFT		4
129*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC0_OP_EN_ADDR		0x158D
130*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC1_OP_EN_ADDR		0x158D
131*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC2_OP_EN_ADDR		0x158D
132*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC3_OP_EN_ADDR		0x158D
133*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC4_OP_EN_ADDR		0x158D
134*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC5_OP_EN_ADDR		0x158D
135*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC6_OP_EN_ADDR		0x158D
136*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC7_OP_EN_ADDR		0x158D
137*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC8_OP_EN_ADDR		0x158E
138*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC9_OP_EN_ADDR		0x158E
139*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC10_OP_EN_ADDR		0x158E
140*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC11_OP_EN_ADDR		0x158E
141*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC12_OP_EN_ADDR		0x158E
142*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC13_OP_EN_ADDR		0x158E
143*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_HW0_OP_EN_ADDR		0x158F
144*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_HW1_OP_EN_ADDR		0x158F
145*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_HW2_OP_EN_ADDR		0x158F
146*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_HW3_OP_EN_ADDR		0x158F
147*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_SW_OP_EN_ADDR		0x158F
148*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC0_OP_CFG_ADDR		0x1590
149*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC1_OP_CFG_ADDR		0x1590
150*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC2_OP_CFG_ADDR		0x1590
151*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC3_OP_CFG_ADDR		0x1590
152*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC4_OP_CFG_ADDR		0x1590
153*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC5_OP_CFG_ADDR		0x1590
154*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC6_OP_CFG_ADDR		0x1590
155*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC7_OP_CFG_ADDR		0x1590
156*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC8_OP_CFG_ADDR		0x1591
157*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC9_OP_CFG_ADDR		0x1591
158*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC10_OP_CFG_ADDR		0x1591
159*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC11_OP_CFG_ADDR		0x1591
160*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC12_OP_CFG_ADDR		0x1591
161*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC13_OP_CFG_ADDR		0x1591
162*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_HW0_OP_CFG_ADDR		0x1592
163*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_HW1_OP_CFG_ADDR		0x1592
164*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_HW2_OP_CFG_ADDR		0x1592
165*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_HW3_OP_CFG_ADDR		0x1592
166*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC0_OP_MODE_ADDR		0x1593
167*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC1_OP_MODE_ADDR		0x1593
168*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC2_OP_MODE_ADDR		0x1593
169*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC3_OP_MODE_ADDR		0x1593
170*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC4_OP_MODE_ADDR		0x1593
171*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC5_OP_MODE_ADDR		0x1593
172*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC6_OP_MODE_ADDR		0x1593
173*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC7_OP_MODE_ADDR		0x1593
174*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC8_OP_MODE_ADDR		0x1594
175*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC9_OP_MODE_ADDR		0x1594
176*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC10_OP_MODE_ADDR		0x1594
177*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC11_OP_MODE_ADDR		0x1594
178*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC12_OP_MODE_ADDR		0x1594
179*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_RC13_OP_MODE_ADDR		0x1594
180*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_HW0_OP_MODE_ADDR		0x1595
181*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_HW1_OP_MODE_ADDR		0x1595
182*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_HW2_OP_MODE_ADDR		0x1595
183*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK2_HW3_OP_MODE_ADDR		0x1595
184*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_VOSEL_SLEEP_ADDR		0x1607
185*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_ONLV_EN_ADDR		0x1608
186*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_ONLV_EN_SHIFT		4
187*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC0_OP_EN_ADDR		0x160D
188*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC1_OP_EN_ADDR		0x160D
189*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC2_OP_EN_ADDR		0x160D
190*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC3_OP_EN_ADDR		0x160D
191*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC4_OP_EN_ADDR		0x160D
192*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC5_OP_EN_ADDR		0x160D
193*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC6_OP_EN_ADDR		0x160D
194*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC7_OP_EN_ADDR		0x160D
195*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC8_OP_EN_ADDR		0x160E
196*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC9_OP_EN_ADDR		0x160E
197*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC10_OP_EN_ADDR		0x160E
198*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC11_OP_EN_ADDR		0x160E
199*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC12_OP_EN_ADDR		0x160E
200*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC13_OP_EN_ADDR		0x160E
201*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_HW0_OP_EN_ADDR		0x160F
202*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_HW1_OP_EN_ADDR		0x160F
203*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_HW2_OP_EN_ADDR		0x160F
204*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_HW3_OP_EN_ADDR		0x160F
205*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_SW_OP_EN_ADDR		0x160F
206*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC0_OP_CFG_ADDR		0x1610
207*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC1_OP_CFG_ADDR		0x1610
208*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC2_OP_CFG_ADDR		0x1610
209*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC3_OP_CFG_ADDR		0x1610
210*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC4_OP_CFG_ADDR		0x1610
211*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC5_OP_CFG_ADDR		0x1610
212*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC6_OP_CFG_ADDR		0x1610
213*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC7_OP_CFG_ADDR		0x1610
214*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC8_OP_CFG_ADDR		0x1611
215*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC9_OP_CFG_ADDR		0x1611
216*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC10_OP_CFG_ADDR		0x1611
217*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC11_OP_CFG_ADDR		0x1611
218*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC12_OP_CFG_ADDR		0x1611
219*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC13_OP_CFG_ADDR		0x1611
220*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_HW0_OP_CFG_ADDR		0x1612
221*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_HW1_OP_CFG_ADDR		0x1612
222*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_HW2_OP_CFG_ADDR		0x1612
223*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_HW3_OP_CFG_ADDR		0x1612
224*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC0_OP_MODE_ADDR		0x1613
225*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC1_OP_MODE_ADDR		0x1613
226*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC2_OP_MODE_ADDR		0x1613
227*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC3_OP_MODE_ADDR		0x1613
228*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC4_OP_MODE_ADDR		0x1613
229*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC5_OP_MODE_ADDR		0x1613
230*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC6_OP_MODE_ADDR		0x1613
231*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC7_OP_MODE_ADDR		0x1613
232*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC8_OP_MODE_ADDR		0x1614
233*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC9_OP_MODE_ADDR		0x1614
234*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC10_OP_MODE_ADDR		0x1614
235*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC11_OP_MODE_ADDR		0x1614
236*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC12_OP_MODE_ADDR		0x1614
237*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_RC13_OP_MODE_ADDR		0x1614
238*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_HW0_OP_MODE_ADDR		0x1615
239*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_HW1_OP_MODE_ADDR		0x1615
240*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_HW2_OP_MODE_ADDR		0x1615
241*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK3_HW3_OP_MODE_ADDR		0x1615
242*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_VOSEL_SLEEP_ADDR		0x1687
243*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_ONLV_EN_ADDR		0x1688
244*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_ONLV_EN_SHIFT		4
245*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC0_OP_EN_ADDR		0x168D
246*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC1_OP_EN_ADDR		0x168D
247*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC2_OP_EN_ADDR		0x168D
248*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC3_OP_EN_ADDR		0x168D
249*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC4_OP_EN_ADDR		0x168D
250*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC5_OP_EN_ADDR		0x168D
251*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC6_OP_EN_ADDR		0x168D
252*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC7_OP_EN_ADDR		0x168D
253*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC8_OP_EN_ADDR		0x168E
254*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC9_OP_EN_ADDR		0x168E
255*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC10_OP_EN_ADDR		0x168E
256*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC11_OP_EN_ADDR		0x168E
257*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC12_OP_EN_ADDR		0x168E
258*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC13_OP_EN_ADDR		0x168E
259*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_HW0_OP_EN_ADDR		0x168F
260*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_HW1_OP_EN_ADDR		0x168F
261*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_HW2_OP_EN_ADDR		0x168F
262*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_HW3_OP_EN_ADDR		0x168F
263*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_SW_OP_EN_ADDR		0x168F
264*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC0_OP_CFG_ADDR		0x1690
265*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC1_OP_CFG_ADDR		0x1690
266*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC2_OP_CFG_ADDR		0x1690
267*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC3_OP_CFG_ADDR		0x1690
268*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC4_OP_CFG_ADDR		0x1690
269*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC5_OP_CFG_ADDR		0x1690
270*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC6_OP_CFG_ADDR		0x1690
271*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC7_OP_CFG_ADDR		0x1690
272*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC8_OP_CFG_ADDR		0x1691
273*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC9_OP_CFG_ADDR		0x1691
274*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC10_OP_CFG_ADDR		0x1691
275*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC11_OP_CFG_ADDR		0x1691
276*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC12_OP_CFG_ADDR		0x1691
277*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC13_OP_CFG_ADDR		0x1691
278*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_HW0_OP_CFG_ADDR		0x1692
279*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_HW1_OP_CFG_ADDR		0x1692
280*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_HW2_OP_CFG_ADDR		0x1692
281*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_HW3_OP_CFG_ADDR		0x1692
282*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC0_OP_MODE_ADDR		0x1693
283*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC1_OP_MODE_ADDR		0x1693
284*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC2_OP_MODE_ADDR		0x1693
285*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC3_OP_MODE_ADDR		0x1693
286*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC4_OP_MODE_ADDR		0x1693
287*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC5_OP_MODE_ADDR		0x1693
288*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC6_OP_MODE_ADDR		0x1693
289*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC7_OP_MODE_ADDR		0x1693
290*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC8_OP_MODE_ADDR		0x1694
291*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC9_OP_MODE_ADDR		0x1694
292*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC10_OP_MODE_ADDR		0x1694
293*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC11_OP_MODE_ADDR		0x1694
294*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC12_OP_MODE_ADDR		0x1694
295*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_RC13_OP_MODE_ADDR		0x1694
296*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_HW0_OP_MODE_ADDR		0x1695
297*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_HW1_OP_MODE_ADDR		0x1695
298*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_HW2_OP_MODE_ADDR		0x1695
299*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK4_HW3_OP_MODE_ADDR		0x1695
300*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_VOSEL_SLEEP_ADDR		0x1707
301*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_ONLV_EN_ADDR		0x1708
302*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_ONLV_EN_SHIFT		4
303*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC0_OP_EN_ADDR		0x170D
304*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC1_OP_EN_ADDR		0x170D
305*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC2_OP_EN_ADDR		0x170D
306*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC3_OP_EN_ADDR		0x170D
307*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC4_OP_EN_ADDR		0x170D
308*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC5_OP_EN_ADDR		0x170D
309*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC6_OP_EN_ADDR		0x170D
310*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC7_OP_EN_ADDR		0x170D
311*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC8_OP_EN_ADDR		0x170E
312*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC9_OP_EN_ADDR		0x170E
313*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC10_OP_EN_ADDR		0x170E
314*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC11_OP_EN_ADDR		0x170E
315*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC12_OP_EN_ADDR		0x170E
316*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC13_OP_EN_ADDR		0x170E
317*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_HW0_OP_EN_ADDR		0x170F
318*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_HW1_OP_EN_ADDR		0x170F
319*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_HW2_OP_EN_ADDR		0x170F
320*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_HW3_OP_EN_ADDR		0x170F
321*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_SW_OP_EN_ADDR		0x170F
322*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC0_OP_CFG_ADDR		0x1710
323*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC1_OP_CFG_ADDR		0x1710
324*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC2_OP_CFG_ADDR		0x1710
325*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC3_OP_CFG_ADDR		0x1710
326*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC4_OP_CFG_ADDR		0x1710
327*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC5_OP_CFG_ADDR		0x1710
328*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC6_OP_CFG_ADDR		0x1710
329*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC7_OP_CFG_ADDR		0x1710
330*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC8_OP_CFG_ADDR		0x1711
331*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC9_OP_CFG_ADDR		0x1711
332*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC10_OP_CFG_ADDR		0x1711
333*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC11_OP_CFG_ADDR		0x1711
334*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC12_OP_CFG_ADDR		0x1711
335*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC13_OP_CFG_ADDR		0x1711
336*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_HW0_OP_CFG_ADDR		0x1712
337*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_HW1_OP_CFG_ADDR		0x1712
338*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_HW2_OP_CFG_ADDR		0x1712
339*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_HW3_OP_CFG_ADDR		0x1712
340*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC0_OP_MODE_ADDR		0x1713
341*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC1_OP_MODE_ADDR		0x1713
342*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC2_OP_MODE_ADDR		0x1713
343*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC3_OP_MODE_ADDR		0x1713
344*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC4_OP_MODE_ADDR		0x1713
345*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC5_OP_MODE_ADDR		0x1713
346*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC6_OP_MODE_ADDR		0x1713
347*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC7_OP_MODE_ADDR		0x1713
348*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC8_OP_MODE_ADDR		0x1714
349*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC9_OP_MODE_ADDR		0x1714
350*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC10_OP_MODE_ADDR		0x1714
351*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC11_OP_MODE_ADDR		0x1714
352*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC12_OP_MODE_ADDR		0x1714
353*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_RC13_OP_MODE_ADDR		0x1714
354*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_HW0_OP_MODE_ADDR		0x1715
355*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_HW1_OP_MODE_ADDR		0x1715
356*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_HW2_OP_MODE_ADDR		0x1715
357*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK5_HW3_OP_MODE_ADDR		0x1715
358*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_VOSEL_SLEEP_ADDR		0x1787
359*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_ONLV_EN_ADDR		0x1788
360*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_ONLV_EN_SHIFT		4
361*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC0_OP_EN_ADDR		0x178D
362*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC1_OP_EN_ADDR		0x178D
363*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC2_OP_EN_ADDR		0x178D
364*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC3_OP_EN_ADDR		0x178D
365*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC4_OP_EN_ADDR		0x178D
366*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC5_OP_EN_ADDR		0x178D
367*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC6_OP_EN_ADDR		0x178D
368*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC7_OP_EN_ADDR		0x178D
369*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC8_OP_EN_ADDR		0x178E
370*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC9_OP_EN_ADDR		0x178E
371*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC10_OP_EN_ADDR		0x178E
372*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC11_OP_EN_ADDR		0x178E
373*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC12_OP_EN_ADDR		0x178E
374*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC13_OP_EN_ADDR		0x178E
375*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_HW0_OP_EN_ADDR		0x178F
376*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_HW1_OP_EN_ADDR		0x178F
377*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_HW2_OP_EN_ADDR		0x178F
378*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_HW3_OP_EN_ADDR		0x178F
379*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_SW_OP_EN_ADDR		0x178F
380*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC0_OP_CFG_ADDR		0x1790
381*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC1_OP_CFG_ADDR		0x1790
382*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC2_OP_CFG_ADDR		0x1790
383*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC3_OP_CFG_ADDR		0x1790
384*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC4_OP_CFG_ADDR		0x1790
385*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC5_OP_CFG_ADDR		0x1790
386*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC6_OP_CFG_ADDR		0x1790
387*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC7_OP_CFG_ADDR		0x1790
388*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC8_OP_CFG_ADDR		0x1791
389*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC9_OP_CFG_ADDR		0x1791
390*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC10_OP_CFG_ADDR		0x1791
391*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC11_OP_CFG_ADDR		0x1791
392*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC12_OP_CFG_ADDR		0x1791
393*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC13_OP_CFG_ADDR		0x1791
394*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_HW0_OP_CFG_ADDR		0x1792
395*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_HW1_OP_CFG_ADDR		0x1792
396*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_HW2_OP_CFG_ADDR		0x1792
397*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_HW3_OP_CFG_ADDR		0x1792
398*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC0_OP_MODE_ADDR		0x1793
399*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC1_OP_MODE_ADDR		0x1793
400*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC2_OP_MODE_ADDR		0x1793
401*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC3_OP_MODE_ADDR		0x1793
402*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC4_OP_MODE_ADDR		0x1793
403*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC5_OP_MODE_ADDR		0x1793
404*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC6_OP_MODE_ADDR		0x1793
405*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC7_OP_MODE_ADDR		0x1793
406*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC8_OP_MODE_ADDR		0x1794
407*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC9_OP_MODE_ADDR		0x1794
408*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC10_OP_MODE_ADDR		0x1794
409*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC11_OP_MODE_ADDR		0x1794
410*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC12_OP_MODE_ADDR		0x1794
411*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_RC13_OP_MODE_ADDR		0x1794
412*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_HW0_OP_MODE_ADDR		0x1795
413*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_HW1_OP_MODE_ADDR		0x1795
414*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_HW2_OP_MODE_ADDR		0x1795
415*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK6_HW3_OP_MODE_ADDR		0x1795
416*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_VOSEL_SLEEP_ADDR		0x1807
417*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_ONLV_EN_ADDR		0x1808
418*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_ONLV_EN_SHIFT		4
419*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC0_OP_EN_ADDR		0x180D
420*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC1_OP_EN_ADDR		0x180D
421*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC2_OP_EN_ADDR		0x180D
422*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC3_OP_EN_ADDR		0x180D
423*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC4_OP_EN_ADDR		0x180D
424*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC5_OP_EN_ADDR		0x180D
425*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC6_OP_EN_ADDR		0x180D
426*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC7_OP_EN_ADDR		0x180D
427*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC8_OP_EN_ADDR		0x180E
428*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC9_OP_EN_ADDR		0x180E
429*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC10_OP_EN_ADDR		0x180E
430*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC11_OP_EN_ADDR		0x180E
431*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC12_OP_EN_ADDR		0x180E
432*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC13_OP_EN_ADDR		0x180E
433*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_HW0_OP_EN_ADDR		0x180F
434*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_HW1_OP_EN_ADDR		0x180F
435*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_HW2_OP_EN_ADDR		0x180F
436*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_HW3_OP_EN_ADDR		0x180F
437*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_SW_OP_EN_ADDR		0x180F
438*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC0_OP_CFG_ADDR		0x1810
439*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC1_OP_CFG_ADDR		0x1810
440*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC2_OP_CFG_ADDR		0x1810
441*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC3_OP_CFG_ADDR		0x1810
442*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC4_OP_CFG_ADDR		0x1810
443*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC5_OP_CFG_ADDR		0x1810
444*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC6_OP_CFG_ADDR		0x1810
445*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC7_OP_CFG_ADDR		0x1810
446*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC8_OP_CFG_ADDR		0x1811
447*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC9_OP_CFG_ADDR		0x1811
448*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC10_OP_CFG_ADDR		0x1811
449*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC11_OP_CFG_ADDR		0x1811
450*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC12_OP_CFG_ADDR		0x1811
451*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC13_OP_CFG_ADDR		0x1811
452*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_HW0_OP_CFG_ADDR		0x1812
453*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_HW1_OP_CFG_ADDR		0x1812
454*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_HW2_OP_CFG_ADDR		0x1812
455*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_HW3_OP_CFG_ADDR		0x1812
456*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC0_OP_MODE_ADDR		0x1813
457*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC1_OP_MODE_ADDR		0x1813
458*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC2_OP_MODE_ADDR		0x1813
459*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC3_OP_MODE_ADDR		0x1813
460*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC4_OP_MODE_ADDR		0x1813
461*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC5_OP_MODE_ADDR		0x1813
462*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC6_OP_MODE_ADDR		0x1813
463*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC7_OP_MODE_ADDR		0x1813
464*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC8_OP_MODE_ADDR		0x1814
465*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC9_OP_MODE_ADDR		0x1814
466*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC10_OP_MODE_ADDR		0x1814
467*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC11_OP_MODE_ADDR		0x1814
468*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC12_OP_MODE_ADDR		0x1814
469*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_RC13_OP_MODE_ADDR		0x1814
470*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_HW0_OP_MODE_ADDR		0x1815
471*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_HW1_OP_MODE_ADDR		0x1815
472*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_HW2_OP_MODE_ADDR		0x1815
473*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK7_HW3_OP_MODE_ADDR		0x1815
474*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_VOSEL_SLEEP_ADDR		0x1887
475*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_ONLV_EN_ADDR		0x1888
476*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_ONLV_EN_SHIFT		4
477*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC0_OP_EN_ADDR		0x188D
478*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC1_OP_EN_ADDR		0x188D
479*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC2_OP_EN_ADDR		0x188D
480*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC3_OP_EN_ADDR		0x188D
481*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC4_OP_EN_ADDR		0x188D
482*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC5_OP_EN_ADDR		0x188D
483*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC6_OP_EN_ADDR		0x188D
484*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC7_OP_EN_ADDR		0x188D
485*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC8_OP_EN_ADDR		0x188E
486*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC9_OP_EN_ADDR		0x188E
487*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC10_OP_EN_ADDR		0x188E
488*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC11_OP_EN_ADDR		0x188E
489*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC12_OP_EN_ADDR		0x188E
490*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC13_OP_EN_ADDR		0x188E
491*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_HW0_OP_EN_ADDR		0x188F
492*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_HW1_OP_EN_ADDR		0x188F
493*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_HW2_OP_EN_ADDR		0x188F
494*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_HW3_OP_EN_ADDR		0x188F
495*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_SW_OP_EN_ADDR		0x188F
496*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC0_OP_CFG_ADDR		0x1890
497*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC1_OP_CFG_ADDR		0x1890
498*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC2_OP_CFG_ADDR		0x1890
499*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC3_OP_CFG_ADDR		0x1890
500*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC4_OP_CFG_ADDR		0x1890
501*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC5_OP_CFG_ADDR		0x1890
502*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC6_OP_CFG_ADDR		0x1890
503*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC7_OP_CFG_ADDR		0x1890
504*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC8_OP_CFG_ADDR		0x1891
505*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC9_OP_CFG_ADDR		0x1891
506*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC10_OP_CFG_ADDR		0x1891
507*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC11_OP_CFG_ADDR		0x1891
508*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC12_OP_CFG_ADDR		0x1891
509*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC13_OP_CFG_ADDR		0x1891
510*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_HW0_OP_CFG_ADDR		0x1892
511*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_HW1_OP_CFG_ADDR		0x1892
512*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_HW2_OP_CFG_ADDR		0x1892
513*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_HW3_OP_CFG_ADDR		0x1892
514*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC0_OP_MODE_ADDR		0x1893
515*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC1_OP_MODE_ADDR		0x1893
516*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC2_OP_MODE_ADDR		0x1893
517*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC3_OP_MODE_ADDR		0x1893
518*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC4_OP_MODE_ADDR		0x1893
519*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC5_OP_MODE_ADDR		0x1893
520*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC6_OP_MODE_ADDR		0x1893
521*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC7_OP_MODE_ADDR		0x1893
522*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC8_OP_MODE_ADDR		0x1894
523*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC9_OP_MODE_ADDR		0x1894
524*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC10_OP_MODE_ADDR		0x1894
525*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC11_OP_MODE_ADDR		0x1894
526*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC12_OP_MODE_ADDR		0x1894
527*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_RC13_OP_MODE_ADDR		0x1894
528*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_HW0_OP_MODE_ADDR		0x1895
529*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_HW1_OP_MODE_ADDR		0x1895
530*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_HW2_OP_MODE_ADDR		0x1895
531*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK8_HW3_OP_MODE_ADDR		0x1895
532*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_VOSEL_SLEEP_ADDR		0x1907
533*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_ONLV_EN_ADDR		0x1908
534*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_ONLV_EN_SHIFT		4
535*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC0_OP_EN_ADDR		0x190D
536*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC1_OP_EN_ADDR		0x190D
537*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC2_OP_EN_ADDR		0x190D
538*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC3_OP_EN_ADDR		0x190D
539*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC4_OP_EN_ADDR		0x190D
540*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC5_OP_EN_ADDR		0x190D
541*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC6_OP_EN_ADDR		0x190D
542*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC7_OP_EN_ADDR		0x190D
543*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC8_OP_EN_ADDR		0x190E
544*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC9_OP_EN_ADDR		0x190E
545*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC10_OP_EN_ADDR		0x190E
546*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC11_OP_EN_ADDR		0x190E
547*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC12_OP_EN_ADDR		0x190E
548*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC13_OP_EN_ADDR		0x190E
549*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_HW0_OP_EN_ADDR		0x190F
550*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_HW1_OP_EN_ADDR		0x190F
551*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_HW2_OP_EN_ADDR		0x190F
552*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_HW3_OP_EN_ADDR		0x190F
553*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_SW_OP_EN_ADDR		0x190F
554*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC0_OP_CFG_ADDR		0x1910
555*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC1_OP_CFG_ADDR		0x1910
556*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC2_OP_CFG_ADDR		0x1910
557*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC3_OP_CFG_ADDR		0x1910
558*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC4_OP_CFG_ADDR		0x1910
559*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC5_OP_CFG_ADDR		0x1910
560*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC6_OP_CFG_ADDR		0x1910
561*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC7_OP_CFG_ADDR		0x1910
562*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC8_OP_CFG_ADDR		0x1911
563*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC9_OP_CFG_ADDR		0x1911
564*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC10_OP_CFG_ADDR		0x1911
565*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC11_OP_CFG_ADDR		0x1911
566*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC12_OP_CFG_ADDR		0x1911
567*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC13_OP_CFG_ADDR		0x1911
568*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_HW0_OP_CFG_ADDR		0x1912
569*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_HW1_OP_CFG_ADDR		0x1912
570*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_HW2_OP_CFG_ADDR		0x1912
571*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_HW3_OP_CFG_ADDR		0x1912
572*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC0_OP_MODE_ADDR		0x1913
573*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC1_OP_MODE_ADDR		0x1913
574*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC2_OP_MODE_ADDR		0x1913
575*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC3_OP_MODE_ADDR		0x1913
576*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC4_OP_MODE_ADDR		0x1913
577*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC5_OP_MODE_ADDR		0x1913
578*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC6_OP_MODE_ADDR		0x1913
579*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC7_OP_MODE_ADDR		0x1913
580*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC8_OP_MODE_ADDR		0x1914
581*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC9_OP_MODE_ADDR		0x1914
582*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC10_OP_MODE_ADDR		0x1914
583*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC11_OP_MODE_ADDR		0x1914
584*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC12_OP_MODE_ADDR		0x1914
585*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_RC13_OP_MODE_ADDR		0x1914
586*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_HW0_OP_MODE_ADDR		0x1915
587*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_HW1_OP_MODE_ADDR		0x1915
588*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_HW2_OP_MODE_ADDR		0x1915
589*d4e6f98dSHope Wang #define MT6373_RG_BUCK_VBUCK9_HW3_OP_MODE_ADDR		0x1915
590*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_ONLV_EN_ADDR		0x1B88
591*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_ONLV_EN_SHIFT		3
592*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC0_OP_EN_ADDR		0x1B8C
593*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC1_OP_EN_ADDR		0x1B8C
594*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC2_OP_EN_ADDR		0x1B8C
595*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC3_OP_EN_ADDR		0x1B8C
596*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC4_OP_EN_ADDR		0x1B8C
597*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC5_OP_EN_ADDR		0x1B8C
598*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC6_OP_EN_ADDR		0x1B8C
599*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC7_OP_EN_ADDR		0x1B8C
600*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC8_OP_EN_ADDR		0x1B8D
601*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC9_OP_EN_ADDR		0x1B8D
602*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC10_OP_EN_ADDR		0x1B8D
603*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC11_OP_EN_ADDR		0x1B8D
604*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC12_OP_EN_ADDR		0x1B8D
605*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC13_OP_EN_ADDR		0x1B8D
606*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW0_OP_EN_ADDR		0x1B8E
607*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW1_OP_EN_ADDR		0x1B8E
608*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW2_OP_EN_ADDR		0x1B8E
609*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW3_OP_EN_ADDR		0x1B8E
610*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW4_OP_EN_ADDR		0x1B8E
611*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW5_OP_EN_ADDR		0x1B8E
612*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW6_OP_EN_ADDR		0x1B8E
613*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_SW_OP_EN_ADDR		0x1B8E
614*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC0_OP_CFG_ADDR		0x1B8F
615*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC1_OP_CFG_ADDR		0x1B8F
616*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC2_OP_CFG_ADDR		0x1B8F
617*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC3_OP_CFG_ADDR		0x1B8F
618*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC4_OP_CFG_ADDR		0x1B8F
619*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC5_OP_CFG_ADDR		0x1B8F
620*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC6_OP_CFG_ADDR		0x1B8F
621*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC7_OP_CFG_ADDR		0x1B8F
622*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC8_OP_CFG_ADDR		0x1B90
623*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC9_OP_CFG_ADDR		0x1B90
624*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC10_OP_CFG_ADDR		0x1B90
625*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC11_OP_CFG_ADDR		0x1B90
626*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC12_OP_CFG_ADDR		0x1B90
627*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC13_OP_CFG_ADDR		0x1B90
628*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW0_OP_CFG_ADDR		0x1B91
629*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW1_OP_CFG_ADDR		0x1B91
630*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW2_OP_CFG_ADDR		0x1B91
631*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW3_OP_CFG_ADDR		0x1B91
632*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW4_OP_CFG_ADDR		0x1B91
633*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW5_OP_CFG_ADDR		0x1B91
634*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW6_OP_CFG_ADDR		0x1B91
635*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_SW_OP_CFG_ADDR		0x1B91
636*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC0_OP_MODE_ADDR		0x1B92
637*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC1_OP_MODE_ADDR		0x1B92
638*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC2_OP_MODE_ADDR		0x1B92
639*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC3_OP_MODE_ADDR		0x1B92
640*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC4_OP_MODE_ADDR		0x1B92
641*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC5_OP_MODE_ADDR		0x1B92
642*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC6_OP_MODE_ADDR		0x1B92
643*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC7_OP_MODE_ADDR		0x1B92
644*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC8_OP_MODE_ADDR		0x1B93
645*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC9_OP_MODE_ADDR		0x1B93
646*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC10_OP_MODE_ADDR		0x1B93
647*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC11_OP_MODE_ADDR		0x1B93
648*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC12_OP_MODE_ADDR		0x1B93
649*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_RC13_OP_MODE_ADDR		0x1B93
650*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW0_OP_MODE_ADDR		0x1B94
651*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW1_OP_MODE_ADDR		0x1B94
652*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW2_OP_MODE_ADDR		0x1B94
653*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW3_OP_MODE_ADDR		0x1B94
654*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW4_OP_MODE_ADDR		0x1B94
655*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW5_OP_MODE_ADDR		0x1B94
656*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUD18_HW6_OP_MODE_ADDR		0x1B94
657*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_ONLV_EN_ADDR			0x1B96
658*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_ONLV_EN_SHIFT		3
659*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC0_OP_EN_ADDR		0x1B9A
660*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC1_OP_EN_ADDR		0x1B9A
661*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC2_OP_EN_ADDR		0x1B9A
662*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC3_OP_EN_ADDR		0x1B9A
663*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC4_OP_EN_ADDR		0x1B9A
664*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC5_OP_EN_ADDR		0x1B9A
665*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC6_OP_EN_ADDR		0x1B9A
666*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC7_OP_EN_ADDR		0x1B9A
667*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC8_OP_EN_ADDR		0x1B9B
668*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC9_OP_EN_ADDR		0x1B9B
669*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC10_OP_EN_ADDR		0x1B9B
670*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC11_OP_EN_ADDR		0x1B9B
671*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC12_OP_EN_ADDR		0x1B9B
672*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC13_OP_EN_ADDR		0x1B9B
673*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW0_OP_EN_ADDR		0x1B9C
674*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW1_OP_EN_ADDR		0x1B9C
675*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW2_OP_EN_ADDR		0x1B9C
676*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW3_OP_EN_ADDR		0x1B9C
677*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW4_OP_EN_ADDR		0x1B9C
678*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW5_OP_EN_ADDR		0x1B9C
679*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW6_OP_EN_ADDR		0x1B9C
680*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_SW_OP_EN_ADDR		0x1B9C
681*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC0_OP_CFG_ADDR		0x1B9D
682*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC1_OP_CFG_ADDR		0x1B9D
683*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC2_OP_CFG_ADDR		0x1B9D
684*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC3_OP_CFG_ADDR		0x1B9D
685*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC4_OP_CFG_ADDR		0x1B9D
686*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC5_OP_CFG_ADDR		0x1B9D
687*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC6_OP_CFG_ADDR		0x1B9D
688*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC7_OP_CFG_ADDR		0x1B9D
689*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC8_OP_CFG_ADDR		0x1B9E
690*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC9_OP_CFG_ADDR		0x1B9E
691*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC10_OP_CFG_ADDR		0x1B9E
692*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC11_OP_CFG_ADDR		0x1B9E
693*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC12_OP_CFG_ADDR		0x1B9E
694*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC13_OP_CFG_ADDR		0x1B9E
695*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW0_OP_CFG_ADDR		0x1B9F
696*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW1_OP_CFG_ADDR		0x1B9F
697*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW2_OP_CFG_ADDR		0x1B9F
698*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW3_OP_CFG_ADDR		0x1B9F
699*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW4_OP_CFG_ADDR		0x1B9F
700*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW5_OP_CFG_ADDR		0x1B9F
701*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW6_OP_CFG_ADDR		0x1B9F
702*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_SW_OP_CFG_ADDR		0x1B9F
703*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC0_OP_MODE_ADDR		0x1BA0
704*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC1_OP_MODE_ADDR		0x1BA0
705*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC2_OP_MODE_ADDR		0x1BA0
706*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC3_OP_MODE_ADDR		0x1BA0
707*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC4_OP_MODE_ADDR		0x1BA0
708*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC5_OP_MODE_ADDR		0x1BA0
709*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC6_OP_MODE_ADDR		0x1BA0
710*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC7_OP_MODE_ADDR		0x1BA0
711*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC8_OP_MODE_ADDR		0x1BA1
712*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC9_OP_MODE_ADDR		0x1BA1
713*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC10_OP_MODE_ADDR		0x1BA1
714*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC11_OP_MODE_ADDR		0x1BA1
715*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC12_OP_MODE_ADDR		0x1BA1
716*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_RC13_OP_MODE_ADDR		0x1BA1
717*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW0_OP_MODE_ADDR		0x1BA2
718*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW1_OP_MODE_ADDR		0x1BA2
719*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW2_OP_MODE_ADDR		0x1BA2
720*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW3_OP_MODE_ADDR		0x1BA2
721*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW4_OP_MODE_ADDR		0x1BA2
722*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW5_OP_MODE_ADDR		0x1BA2
723*d4e6f98dSHope Wang #define MT6373_RG_LDO_VUSB_HW6_OP_MODE_ADDR		0x1BA2
724*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_ONLV_EN_ADDR		0x1BA4
725*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_ONLV_EN_SHIFT		3
726*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC0_OP_EN_ADDR		0x1BA8
727*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC1_OP_EN_ADDR		0x1BA8
728*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC2_OP_EN_ADDR		0x1BA8
729*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC3_OP_EN_ADDR		0x1BA8
730*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC4_OP_EN_ADDR		0x1BA8
731*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC5_OP_EN_ADDR		0x1BA8
732*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC6_OP_EN_ADDR		0x1BA8
733*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC7_OP_EN_ADDR		0x1BA8
734*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC8_OP_EN_ADDR		0x1BA9
735*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC9_OP_EN_ADDR		0x1BA9
736*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC10_OP_EN_ADDR		0x1BA9
737*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC11_OP_EN_ADDR		0x1BA9
738*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC12_OP_EN_ADDR		0x1BA9
739*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC13_OP_EN_ADDR		0x1BA9
740*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW0_OP_EN_ADDR		0x1BAA
741*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW1_OP_EN_ADDR		0x1BAA
742*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW2_OP_EN_ADDR		0x1BAA
743*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW3_OP_EN_ADDR		0x1BAA
744*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW4_OP_EN_ADDR		0x1BAA
745*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW5_OP_EN_ADDR		0x1BAA
746*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW6_OP_EN_ADDR		0x1BAA
747*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_SW_OP_EN_ADDR		0x1BAA
748*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC0_OP_CFG_ADDR		0x1BAB
749*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC1_OP_CFG_ADDR		0x1BAB
750*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC2_OP_CFG_ADDR		0x1BAB
751*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC3_OP_CFG_ADDR		0x1BAB
752*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC4_OP_CFG_ADDR		0x1BAB
753*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC5_OP_CFG_ADDR		0x1BAB
754*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC6_OP_CFG_ADDR		0x1BAB
755*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC7_OP_CFG_ADDR		0x1BAB
756*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC8_OP_CFG_ADDR		0x1BAC
757*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC9_OP_CFG_ADDR		0x1BAC
758*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC10_OP_CFG_ADDR		0x1BAC
759*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC11_OP_CFG_ADDR		0x1BAC
760*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC12_OP_CFG_ADDR		0x1BAC
761*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC13_OP_CFG_ADDR		0x1BAC
762*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW0_OP_CFG_ADDR		0x1BAD
763*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW1_OP_CFG_ADDR		0x1BAD
764*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW2_OP_CFG_ADDR		0x1BAD
765*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW3_OP_CFG_ADDR		0x1BAD
766*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW4_OP_CFG_ADDR		0x1BAD
767*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW5_OP_CFG_ADDR		0x1BAD
768*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW6_OP_CFG_ADDR		0x1BAD
769*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_SW_OP_CFG_ADDR		0x1BAD
770*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC0_OP_MODE_ADDR		0x1BAE
771*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC1_OP_MODE_ADDR		0x1BAE
772*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC2_OP_MODE_ADDR		0x1BAE
773*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC3_OP_MODE_ADDR		0x1BAE
774*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC4_OP_MODE_ADDR		0x1BAE
775*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC5_OP_MODE_ADDR		0x1BAE
776*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC6_OP_MODE_ADDR		0x1BAE
777*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC7_OP_MODE_ADDR		0x1BAE
778*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC8_OP_MODE_ADDR		0x1BAF
779*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC9_OP_MODE_ADDR		0x1BAF
780*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC10_OP_MODE_ADDR		0x1BAF
781*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC11_OP_MODE_ADDR		0x1BAF
782*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC12_OP_MODE_ADDR		0x1BAF
783*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_RC13_OP_MODE_ADDR		0x1BAF
784*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW0_OP_MODE_ADDR		0x1BB0
785*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW1_OP_MODE_ADDR		0x1BB0
786*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW2_OP_MODE_ADDR		0x1BB0
787*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW3_OP_MODE_ADDR		0x1BB0
788*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW4_OP_MODE_ADDR		0x1BB0
789*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW5_OP_MODE_ADDR		0x1BB0
790*d4e6f98dSHope Wang #define MT6373_RG_LDO_VAUX18_HW6_OP_MODE_ADDR		0x1BB0
791*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_ONLV_EN_ADDR		0x1BB2
792*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_ONLV_EN_SHIFT		3
793*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC0_OP_EN_ADDR		0x1BB6
794*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC1_OP_EN_ADDR		0x1BB6
795*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC2_OP_EN_ADDR		0x1BB6
796*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC3_OP_EN_ADDR		0x1BB6
797*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC4_OP_EN_ADDR		0x1BB6
798*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC5_OP_EN_ADDR		0x1BB6
799*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC6_OP_EN_ADDR		0x1BB6
800*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC7_OP_EN_ADDR		0x1BB6
801*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC8_OP_EN_ADDR		0x1BB7
802*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC9_OP_EN_ADDR		0x1BB7
803*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC10_OP_EN_ADDR		0x1BB7
804*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC11_OP_EN_ADDR		0x1BB7
805*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC12_OP_EN_ADDR		0x1BB7
806*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC13_OP_EN_ADDR		0x1BB7
807*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW0_OP_EN_ADDR		0x1BB8
808*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW1_OP_EN_ADDR		0x1BB8
809*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW2_OP_EN_ADDR		0x1BB8
810*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW3_OP_EN_ADDR		0x1BB8
811*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW4_OP_EN_ADDR		0x1BB8
812*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW5_OP_EN_ADDR		0x1BB8
813*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW6_OP_EN_ADDR		0x1BB8
814*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_SW_OP_EN_ADDR		0x1BB8
815*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC0_OP_CFG_ADDR		0x1BB9
816*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC1_OP_CFG_ADDR		0x1BB9
817*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC2_OP_CFG_ADDR		0x1BB9
818*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC3_OP_CFG_ADDR		0x1BB9
819*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC4_OP_CFG_ADDR		0x1BB9
820*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC5_OP_CFG_ADDR		0x1BB9
821*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC6_OP_CFG_ADDR		0x1BB9
822*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC7_OP_CFG_ADDR		0x1BB9
823*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC8_OP_CFG_ADDR		0x1BBA
824*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC9_OP_CFG_ADDR		0x1BBA
825*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC10_OP_CFG_ADDR	0x1BBA
826*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC11_OP_CFG_ADDR	0x1BBA
827*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC12_OP_CFG_ADDR	0x1BBA
828*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC13_OP_CFG_ADDR	0x1BBA
829*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW0_OP_CFG_ADDR		0x1BBB
830*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW1_OP_CFG_ADDR		0x1BBB
831*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW2_OP_CFG_ADDR		0x1BBB
832*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW3_OP_CFG_ADDR		0x1BBB
833*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW4_OP_CFG_ADDR		0x1BBB
834*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW5_OP_CFG_ADDR		0x1BBB
835*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW6_OP_CFG_ADDR		0x1BBB
836*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_SW_OP_CFG_ADDR		0x1BBB
837*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC0_OP_MODE_ADDR	0x1BBC
838*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC1_OP_MODE_ADDR	0x1BBC
839*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC2_OP_MODE_ADDR	0x1BBC
840*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC3_OP_MODE_ADDR	0x1BBC
841*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC4_OP_MODE_ADDR	0x1BBC
842*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC5_OP_MODE_ADDR	0x1BBC
843*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC6_OP_MODE_ADDR	0x1BBC
844*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC7_OP_MODE_ADDR	0x1BBC
845*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC8_OP_MODE_ADDR	0x1BBD
846*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC9_OP_MODE_ADDR	0x1BBD
847*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC10_OP_MODE_ADDR	0x1BBD
848*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC11_OP_MODE_ADDR	0x1BBD
849*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC12_OP_MODE_ADDR	0x1BBD
850*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_RC13_OP_MODE_ADDR	0x1BBD
851*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW0_OP_MODE_ADDR	0x1BBE
852*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW1_OP_MODE_ADDR	0x1BBE
853*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW2_OP_MODE_ADDR	0x1BBE
854*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW3_OP_MODE_ADDR	0x1BBE
855*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW4_OP_MODE_ADDR	0x1BBE
856*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW5_OP_MODE_ADDR	0x1BBE
857*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF13_AIF_HW6_OP_MODE_ADDR	0x1BBE
858*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_ONLV_EN_ADDR		0x1BC0
859*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_ONLV_EN_SHIFT		3
860*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC0_OP_EN_ADDR		0x1BC4
861*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC1_OP_EN_ADDR		0x1BC4
862*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC2_OP_EN_ADDR		0x1BC4
863*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC3_OP_EN_ADDR		0x1BC4
864*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC4_OP_EN_ADDR		0x1BC4
865*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC5_OP_EN_ADDR		0x1BC4
866*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC6_OP_EN_ADDR		0x1BC4
867*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC7_OP_EN_ADDR		0x1BC4
868*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC8_OP_EN_ADDR		0x1BC5
869*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC9_OP_EN_ADDR		0x1BC5
870*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC10_OP_EN_ADDR		0x1BC5
871*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC11_OP_EN_ADDR		0x1BC5
872*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC12_OP_EN_ADDR		0x1BC5
873*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC13_OP_EN_ADDR		0x1BC5
874*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW0_OP_EN_ADDR		0x1BC6
875*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW1_OP_EN_ADDR		0x1BC6
876*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW2_OP_EN_ADDR		0x1BC6
877*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW3_OP_EN_ADDR		0x1BC6
878*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW4_OP_EN_ADDR		0x1BC6
879*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW5_OP_EN_ADDR		0x1BC6
880*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW6_OP_EN_ADDR		0x1BC6
881*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_SW_OP_EN_ADDR		0x1BC6
882*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC0_OP_CFG_ADDR		0x1BC7
883*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC1_OP_CFG_ADDR		0x1BC7
884*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC2_OP_CFG_ADDR		0x1BC7
885*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC3_OP_CFG_ADDR		0x1BC7
886*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC4_OP_CFG_ADDR		0x1BC7
887*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC5_OP_CFG_ADDR		0x1BC7
888*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC6_OP_CFG_ADDR		0x1BC7
889*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC7_OP_CFG_ADDR		0x1BC7
890*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC8_OP_CFG_ADDR		0x1BC8
891*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC9_OP_CFG_ADDR		0x1BC8
892*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC10_OP_CFG_ADDR	0x1BC8
893*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC11_OP_CFG_ADDR	0x1BC8
894*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC12_OP_CFG_ADDR	0x1BC8
895*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC13_OP_CFG_ADDR	0x1BC8
896*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW0_OP_CFG_ADDR		0x1BC9
897*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW1_OP_CFG_ADDR		0x1BC9
898*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW2_OP_CFG_ADDR		0x1BC9
899*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW3_OP_CFG_ADDR		0x1BC9
900*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW4_OP_CFG_ADDR		0x1BC9
901*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW5_OP_CFG_ADDR		0x1BC9
902*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW6_OP_CFG_ADDR		0x1BC9
903*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_SW_OP_CFG_ADDR		0x1BC9
904*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC0_OP_MODE_ADDR	0x1BCA
905*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC1_OP_MODE_ADDR	0x1BCA
906*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC2_OP_MODE_ADDR	0x1BCA
907*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC3_OP_MODE_ADDR	0x1BCA
908*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC4_OP_MODE_ADDR	0x1BCA
909*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC5_OP_MODE_ADDR	0x1BCA
910*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC6_OP_MODE_ADDR	0x1BCA
911*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC7_OP_MODE_ADDR	0x1BCA
912*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC8_OP_MODE_ADDR	0x1BCB
913*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC9_OP_MODE_ADDR	0x1BCB
914*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC10_OP_MODE_ADDR	0x1BCB
915*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC11_OP_MODE_ADDR	0x1BCB
916*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC12_OP_MODE_ADDR	0x1BCB
917*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_RC13_OP_MODE_ADDR	0x1BCB
918*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW0_OP_MODE_ADDR	0x1BCC
919*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW1_OP_MODE_ADDR	0x1BCC
920*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW2_OP_MODE_ADDR	0x1BCC
921*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW3_OP_MODE_ADDR	0x1BCC
922*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW4_OP_MODE_ADDR	0x1BCC
923*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW5_OP_MODE_ADDR	0x1BCC
924*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF18_AIF_HW6_OP_MODE_ADDR	0x1BCC
925*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_ONLV_EN_ADDR		0x1BCE
926*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_ONLV_EN_SHIFT		3
927*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC0_OP_EN_ADDR	0x1BD2
928*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC1_OP_EN_ADDR	0x1BD2
929*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC2_OP_EN_ADDR	0x1BD2
930*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC3_OP_EN_ADDR	0x1BD2
931*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC4_OP_EN_ADDR	0x1BD2
932*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC5_OP_EN_ADDR	0x1BD2
933*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC6_OP_EN_ADDR	0x1BD2
934*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC7_OP_EN_ADDR	0x1BD2
935*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC8_OP_EN_ADDR	0x1BD3
936*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC9_OP_EN_ADDR	0x1BD3
937*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC10_OP_EN_ADDR	0x1BD3
938*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC11_OP_EN_ADDR	0x1BD3
939*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC12_OP_EN_ADDR	0x1BD3
940*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC13_OP_EN_ADDR	0x1BD3
941*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW0_OP_EN_ADDR	0x1BD4
942*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW1_OP_EN_ADDR	0x1BD4
943*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW2_OP_EN_ADDR	0x1BD4
944*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW3_OP_EN_ADDR	0x1BD4
945*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW4_OP_EN_ADDR	0x1BD4
946*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW5_OP_EN_ADDR	0x1BD4
947*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW6_OP_EN_ADDR	0x1BD4
948*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_SW_OP_EN_ADDR		0x1BD4
949*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC0_OP_CFG_ADDR	0x1BD5
950*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC1_OP_CFG_ADDR	0x1BD5
951*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC2_OP_CFG_ADDR	0x1BD5
952*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC3_OP_CFG_ADDR	0x1BD5
953*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC4_OP_CFG_ADDR	0x1BD5
954*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC5_OP_CFG_ADDR	0x1BD5
955*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC6_OP_CFG_ADDR	0x1BD5
956*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC7_OP_CFG_ADDR	0x1BD5
957*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC8_OP_CFG_ADDR	0x1BD6
958*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC9_OP_CFG_ADDR	0x1BD6
959*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC10_OP_CFG_ADDR	0x1BD6
960*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC11_OP_CFG_ADDR	0x1BD6
961*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC12_OP_CFG_ADDR	0x1BD6
962*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC13_OP_CFG_ADDR	0x1BD6
963*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW0_OP_CFG_ADDR	0x1BD7
964*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW1_OP_CFG_ADDR	0x1BD7
965*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW2_OP_CFG_ADDR	0x1BD7
966*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW3_OP_CFG_ADDR	0x1BD7
967*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW4_OP_CFG_ADDR	0x1BD7
968*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW5_OP_CFG_ADDR	0x1BD7
969*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW6_OP_CFG_ADDR	0x1BD7
970*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_SW_OP_CFG_ADDR	0x1BD7
971*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC0_OP_MODE_ADDR	0x1BD8
972*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC1_OP_MODE_ADDR	0x1BD8
973*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC2_OP_MODE_ADDR	0x1BD8
974*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC3_OP_MODE_ADDR	0x1BD8
975*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC4_OP_MODE_ADDR	0x1BD8
976*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC5_OP_MODE_ADDR	0x1BD8
977*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC6_OP_MODE_ADDR	0x1BD8
978*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC7_OP_MODE_ADDR	0x1BD8
979*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC8_OP_MODE_ADDR	0x1BD9
980*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC9_OP_MODE_ADDR	0x1BD9
981*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC10_OP_MODE_ADDR	0x1BD9
982*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC11_OP_MODE_ADDR	0x1BD9
983*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC12_OP_MODE_ADDR	0x1BD9
984*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_RC13_OP_MODE_ADDR	0x1BD9
985*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW0_OP_MODE_ADDR	0x1BDA
986*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW1_OP_MODE_ADDR	0x1BDA
987*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW2_OP_MODE_ADDR	0x1BDA
988*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW3_OP_MODE_ADDR	0x1BDA
989*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW4_OP_MODE_ADDR	0x1BDA
990*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW5_OP_MODE_ADDR	0x1BDA
991*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRFIO18_AIF_HW6_OP_MODE_ADDR	0x1BDA
992*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_ONLV_EN_ADDR		0x1C08
993*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_ONLV_EN_SHIFT		3
994*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC0_OP_EN_ADDR		0x1C0C
995*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC1_OP_EN_ADDR		0x1C0C
996*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC2_OP_EN_ADDR		0x1C0C
997*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC3_OP_EN_ADDR		0x1C0C
998*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC4_OP_EN_ADDR		0x1C0C
999*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC5_OP_EN_ADDR		0x1C0C
1000*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC6_OP_EN_ADDR		0x1C0C
1001*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC7_OP_EN_ADDR		0x1C0C
1002*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC8_OP_EN_ADDR		0x1C0D
1003*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC9_OP_EN_ADDR		0x1C0D
1004*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC10_OP_EN_ADDR		0x1C0D
1005*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC11_OP_EN_ADDR		0x1C0D
1006*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC12_OP_EN_ADDR		0x1C0D
1007*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC13_OP_EN_ADDR		0x1C0D
1008*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW0_OP_EN_ADDR		0x1C0E
1009*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW1_OP_EN_ADDR		0x1C0E
1010*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW2_OP_EN_ADDR		0x1C0E
1011*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW3_OP_EN_ADDR		0x1C0E
1012*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW4_OP_EN_ADDR		0x1C0E
1013*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW5_OP_EN_ADDR		0x1C0E
1014*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW6_OP_EN_ADDR		0x1C0E
1015*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_SW_OP_EN_ADDR		0x1C0E
1016*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC0_OP_CFG_ADDR		0x1C0F
1017*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC1_OP_CFG_ADDR		0x1C0F
1018*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC2_OP_CFG_ADDR		0x1C0F
1019*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC3_OP_CFG_ADDR		0x1C0F
1020*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC4_OP_CFG_ADDR		0x1C0F
1021*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC5_OP_CFG_ADDR		0x1C0F
1022*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC6_OP_CFG_ADDR		0x1C0F
1023*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC7_OP_CFG_ADDR		0x1C0F
1024*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC8_OP_CFG_ADDR		0x1C10
1025*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC9_OP_CFG_ADDR		0x1C10
1026*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC10_OP_CFG_ADDR		0x1C10
1027*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC11_OP_CFG_ADDR		0x1C10
1028*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC12_OP_CFG_ADDR		0x1C10
1029*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC13_OP_CFG_ADDR		0x1C10
1030*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW0_OP_CFG_ADDR		0x1C11
1031*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW1_OP_CFG_ADDR		0x1C11
1032*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW2_OP_CFG_ADDR		0x1C11
1033*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW3_OP_CFG_ADDR		0x1C11
1034*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW4_OP_CFG_ADDR		0x1C11
1035*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW5_OP_CFG_ADDR		0x1C11
1036*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW6_OP_CFG_ADDR		0x1C11
1037*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_SW_OP_CFG_ADDR		0x1C11
1038*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC0_OP_MODE_ADDR		0x1C12
1039*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC1_OP_MODE_ADDR		0x1C12
1040*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC2_OP_MODE_ADDR		0x1C12
1041*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC3_OP_MODE_ADDR		0x1C12
1042*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC4_OP_MODE_ADDR		0x1C12
1043*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC5_OP_MODE_ADDR		0x1C12
1044*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC6_OP_MODE_ADDR		0x1C12
1045*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC7_OP_MODE_ADDR		0x1C12
1046*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC8_OP_MODE_ADDR		0x1C13
1047*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC9_OP_MODE_ADDR		0x1C13
1048*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC10_OP_MODE_ADDR		0x1C13
1049*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC11_OP_MODE_ADDR		0x1C13
1050*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC12_OP_MODE_ADDR		0x1C13
1051*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_RC13_OP_MODE_ADDR		0x1C13
1052*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW0_OP_MODE_ADDR		0x1C14
1053*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW1_OP_MODE_ADDR		0x1C14
1054*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW2_OP_MODE_ADDR		0x1C14
1055*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW3_OP_MODE_ADDR		0x1C14
1056*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW4_OP_MODE_ADDR		0x1C14
1057*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW5_OP_MODE_ADDR		0x1C14
1058*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_1_HW6_OP_MODE_ADDR		0x1C14
1059*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_ONLV_EN_ADDR		0x1C16
1060*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_ONLV_EN_SHIFT		3
1061*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC0_OP_EN_ADDR		0x1C1A
1062*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC1_OP_EN_ADDR		0x1C1A
1063*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC2_OP_EN_ADDR		0x1C1A
1064*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC3_OP_EN_ADDR		0x1C1A
1065*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC4_OP_EN_ADDR		0x1C1A
1066*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC5_OP_EN_ADDR		0x1C1A
1067*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC6_OP_EN_ADDR		0x1C1A
1068*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC7_OP_EN_ADDR		0x1C1A
1069*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC8_OP_EN_ADDR		0x1C1B
1070*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC9_OP_EN_ADDR		0x1C1B
1071*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC10_OP_EN_ADDR		0x1C1B
1072*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC11_OP_EN_ADDR		0x1C1B
1073*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC12_OP_EN_ADDR		0x1C1B
1074*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC13_OP_EN_ADDR		0x1C1B
1075*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW0_OP_EN_ADDR		0x1C1C
1076*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW1_OP_EN_ADDR		0x1C1C
1077*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW2_OP_EN_ADDR		0x1C1C
1078*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW3_OP_EN_ADDR		0x1C1C
1079*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW4_OP_EN_ADDR		0x1C1C
1080*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW5_OP_EN_ADDR		0x1C1C
1081*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW6_OP_EN_ADDR		0x1C1C
1082*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_SW_OP_EN_ADDR		0x1C1C
1083*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC0_OP_CFG_ADDR		0x1C1D
1084*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC1_OP_CFG_ADDR		0x1C1D
1085*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC2_OP_CFG_ADDR		0x1C1D
1086*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC3_OP_CFG_ADDR		0x1C1D
1087*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC4_OP_CFG_ADDR		0x1C1D
1088*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC5_OP_CFG_ADDR		0x1C1D
1089*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC6_OP_CFG_ADDR		0x1C1D
1090*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC7_OP_CFG_ADDR		0x1C1D
1091*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC8_OP_CFG_ADDR		0x1C1E
1092*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC9_OP_CFG_ADDR		0x1C1E
1093*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC10_OP_CFG_ADDR		0x1C1E
1094*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC11_OP_CFG_ADDR		0x1C1E
1095*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC12_OP_CFG_ADDR		0x1C1E
1096*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC13_OP_CFG_ADDR		0x1C1E
1097*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW0_OP_CFG_ADDR		0x1C1F
1098*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW1_OP_CFG_ADDR		0x1C1F
1099*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW2_OP_CFG_ADDR		0x1C1F
1100*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW3_OP_CFG_ADDR		0x1C1F
1101*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW4_OP_CFG_ADDR		0x1C1F
1102*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW5_OP_CFG_ADDR		0x1C1F
1103*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW6_OP_CFG_ADDR		0x1C1F
1104*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_SW_OP_CFG_ADDR		0x1C1F
1105*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC0_OP_MODE_ADDR		0x1C20
1106*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC1_OP_MODE_ADDR		0x1C20
1107*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC2_OP_MODE_ADDR		0x1C20
1108*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC3_OP_MODE_ADDR		0x1C20
1109*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC4_OP_MODE_ADDR		0x1C20
1110*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC5_OP_MODE_ADDR		0x1C20
1111*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC6_OP_MODE_ADDR		0x1C20
1112*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC7_OP_MODE_ADDR		0x1C20
1113*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC8_OP_MODE_ADDR		0x1C21
1114*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC9_OP_MODE_ADDR		0x1C21
1115*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC10_OP_MODE_ADDR		0x1C21
1116*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC11_OP_MODE_ADDR		0x1C21
1117*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC12_OP_MODE_ADDR		0x1C21
1118*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_RC13_OP_MODE_ADDR		0x1C21
1119*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW0_OP_MODE_ADDR		0x1C22
1120*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW1_OP_MODE_ADDR		0x1C22
1121*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW2_OP_MODE_ADDR		0x1C22
1122*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW3_OP_MODE_ADDR		0x1C22
1123*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW4_OP_MODE_ADDR		0x1C22
1124*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW5_OP_MODE_ADDR		0x1C22
1125*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_2_HW6_OP_MODE_ADDR		0x1C22
1126*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_ONLV_EN_ADDR		0x1C24
1127*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_ONLV_EN_SHIFT		3
1128*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC0_OP_EN_ADDR		0x1C28
1129*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC1_OP_EN_ADDR		0x1C28
1130*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC2_OP_EN_ADDR		0x1C28
1131*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC3_OP_EN_ADDR		0x1C28
1132*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC4_OP_EN_ADDR		0x1C28
1133*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC5_OP_EN_ADDR		0x1C28
1134*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC6_OP_EN_ADDR		0x1C28
1135*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC7_OP_EN_ADDR		0x1C28
1136*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC8_OP_EN_ADDR		0x1C29
1137*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC9_OP_EN_ADDR		0x1C29
1138*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC10_OP_EN_ADDR		0x1C29
1139*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC11_OP_EN_ADDR		0x1C29
1140*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC12_OP_EN_ADDR		0x1C29
1141*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC13_OP_EN_ADDR		0x1C29
1142*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW0_OP_EN_ADDR		0x1C2A
1143*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW1_OP_EN_ADDR		0x1C2A
1144*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW2_OP_EN_ADDR		0x1C2A
1145*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW3_OP_EN_ADDR		0x1C2A
1146*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW4_OP_EN_ADDR		0x1C2A
1147*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW5_OP_EN_ADDR		0x1C2A
1148*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW6_OP_EN_ADDR		0x1C2A
1149*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_SW_OP_EN_ADDR		0x1C2A
1150*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC0_OP_CFG_ADDR		0x1C2B
1151*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC1_OP_CFG_ADDR		0x1C2B
1152*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC2_OP_CFG_ADDR		0x1C2B
1153*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC3_OP_CFG_ADDR		0x1C2B
1154*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC4_OP_CFG_ADDR		0x1C2B
1155*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC5_OP_CFG_ADDR		0x1C2B
1156*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC6_OP_CFG_ADDR		0x1C2B
1157*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC7_OP_CFG_ADDR		0x1C2B
1158*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC8_OP_CFG_ADDR		0x1C2C
1159*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC9_OP_CFG_ADDR		0x1C2C
1160*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC10_OP_CFG_ADDR		0x1C2C
1161*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC11_OP_CFG_ADDR		0x1C2C
1162*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC12_OP_CFG_ADDR		0x1C2C
1163*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC13_OP_CFG_ADDR		0x1C2C
1164*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW0_OP_CFG_ADDR		0x1C2D
1165*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW1_OP_CFG_ADDR		0x1C2D
1166*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW2_OP_CFG_ADDR		0x1C2D
1167*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW3_OP_CFG_ADDR		0x1C2D
1168*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW4_OP_CFG_ADDR		0x1C2D
1169*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW5_OP_CFG_ADDR		0x1C2D
1170*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW6_OP_CFG_ADDR		0x1C2D
1171*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_SW_OP_CFG_ADDR		0x1C2D
1172*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC0_OP_MODE_ADDR		0x1C2E
1173*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC1_OP_MODE_ADDR		0x1C2E
1174*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC2_OP_MODE_ADDR		0x1C2E
1175*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC3_OP_MODE_ADDR		0x1C2E
1176*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC4_OP_MODE_ADDR		0x1C2E
1177*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC5_OP_MODE_ADDR		0x1C2E
1178*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC6_OP_MODE_ADDR		0x1C2E
1179*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC7_OP_MODE_ADDR		0x1C2E
1180*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC8_OP_MODE_ADDR		0x1C2F
1181*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC9_OP_MODE_ADDR		0x1C2F
1182*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC10_OP_MODE_ADDR		0x1C2F
1183*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC11_OP_MODE_ADDR		0x1C2F
1184*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC12_OP_MODE_ADDR		0x1C2F
1185*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_RC13_OP_MODE_ADDR		0x1C2F
1186*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW0_OP_MODE_ADDR		0x1C30
1187*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW1_OP_MODE_ADDR		0x1C30
1188*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW2_OP_MODE_ADDR		0x1C30
1189*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW3_OP_MODE_ADDR		0x1C30
1190*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW4_OP_MODE_ADDR		0x1C30
1191*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW5_OP_MODE_ADDR		0x1C30
1192*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN33_3_HW6_OP_MODE_ADDR		0x1C30
1193*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_ONLV_EN_ADDR		0x1C32
1194*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_ONLV_EN_SHIFT		3
1195*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC0_OP_EN_ADDR		0x1C36
1196*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC1_OP_EN_ADDR		0x1C36
1197*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC2_OP_EN_ADDR		0x1C36
1198*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC3_OP_EN_ADDR		0x1C36
1199*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC4_OP_EN_ADDR		0x1C36
1200*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC5_OP_EN_ADDR		0x1C36
1201*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC6_OP_EN_ADDR		0x1C36
1202*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC7_OP_EN_ADDR		0x1C36
1203*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC8_OP_EN_ADDR		0x1C37
1204*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC9_OP_EN_ADDR		0x1C37
1205*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC10_OP_EN_ADDR		0x1C37
1206*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC11_OP_EN_ADDR		0x1C37
1207*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC12_OP_EN_ADDR		0x1C37
1208*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC13_OP_EN_ADDR		0x1C37
1209*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW0_OP_EN_ADDR		0x1C38
1210*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW1_OP_EN_ADDR		0x1C38
1211*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW2_OP_EN_ADDR		0x1C38
1212*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW3_OP_EN_ADDR		0x1C38
1213*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW4_OP_EN_ADDR		0x1C38
1214*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW5_OP_EN_ADDR		0x1C38
1215*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW6_OP_EN_ADDR		0x1C38
1216*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_SW_OP_EN_ADDR		0x1C38
1217*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC0_OP_CFG_ADDR		0x1C39
1218*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC1_OP_CFG_ADDR		0x1C39
1219*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC2_OP_CFG_ADDR		0x1C39
1220*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC3_OP_CFG_ADDR		0x1C39
1221*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC4_OP_CFG_ADDR		0x1C39
1222*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC5_OP_CFG_ADDR		0x1C39
1223*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC6_OP_CFG_ADDR		0x1C39
1224*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC7_OP_CFG_ADDR		0x1C39
1225*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC8_OP_CFG_ADDR		0x1C3A
1226*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC9_OP_CFG_ADDR		0x1C3A
1227*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC10_OP_CFG_ADDR		0x1C3A
1228*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC11_OP_CFG_ADDR		0x1C3A
1229*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC12_OP_CFG_ADDR		0x1C3A
1230*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC13_OP_CFG_ADDR		0x1C3A
1231*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW0_OP_CFG_ADDR		0x1C3B
1232*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW1_OP_CFG_ADDR		0x1C3B
1233*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW2_OP_CFG_ADDR		0x1C3B
1234*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW3_OP_CFG_ADDR		0x1C3B
1235*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW4_OP_CFG_ADDR		0x1C3B
1236*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW5_OP_CFG_ADDR		0x1C3B
1237*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW6_OP_CFG_ADDR		0x1C3B
1238*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_SW_OP_CFG_ADDR		0x1C3B
1239*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC0_OP_MODE_ADDR		0x1C3C
1240*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC1_OP_MODE_ADDR		0x1C3C
1241*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC2_OP_MODE_ADDR		0x1C3C
1242*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC3_OP_MODE_ADDR		0x1C3C
1243*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC4_OP_MODE_ADDR		0x1C3C
1244*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC5_OP_MODE_ADDR		0x1C3C
1245*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC6_OP_MODE_ADDR		0x1C3C
1246*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC7_OP_MODE_ADDR		0x1C3C
1247*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC8_OP_MODE_ADDR		0x1C3D
1248*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC9_OP_MODE_ADDR		0x1C3D
1249*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC10_OP_MODE_ADDR		0x1C3D
1250*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC11_OP_MODE_ADDR		0x1C3D
1251*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC12_OP_MODE_ADDR		0x1C3D
1252*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_RC13_OP_MODE_ADDR		0x1C3D
1253*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW0_OP_MODE_ADDR		0x1C3E
1254*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW1_OP_MODE_ADDR		0x1C3E
1255*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW2_OP_MODE_ADDR		0x1C3E
1256*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW3_OP_MODE_ADDR		0x1C3E
1257*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW4_OP_MODE_ADDR		0x1C3E
1258*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW5_OP_MODE_ADDR		0x1C3E
1259*d4e6f98dSHope Wang #define MT6373_RG_LDO_VCN18IO_HW6_OP_MODE_ADDR		0x1C3E
1260*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_ONLV_EN_ADDR		0x1C40
1261*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_ONLV_EN_SHIFT		3
1262*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC0_OP_EN_ADDR		0x1C44
1263*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC1_OP_EN_ADDR		0x1C44
1264*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC2_OP_EN_ADDR		0x1C44
1265*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC3_OP_EN_ADDR		0x1C44
1266*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC4_OP_EN_ADDR		0x1C44
1267*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC5_OP_EN_ADDR		0x1C44
1268*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC6_OP_EN_ADDR		0x1C44
1269*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC7_OP_EN_ADDR		0x1C44
1270*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC8_OP_EN_ADDR		0x1C45
1271*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC9_OP_EN_ADDR		0x1C45
1272*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC10_OP_EN_ADDR		0x1C45
1273*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC11_OP_EN_ADDR		0x1C45
1274*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC12_OP_EN_ADDR		0x1C45
1275*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC13_OP_EN_ADDR		0x1C45
1276*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW0_OP_EN_ADDR		0x1C46
1277*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW1_OP_EN_ADDR		0x1C46
1278*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW2_OP_EN_ADDR		0x1C46
1279*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW3_OP_EN_ADDR		0x1C46
1280*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW4_OP_EN_ADDR		0x1C46
1281*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW5_OP_EN_ADDR		0x1C46
1282*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW6_OP_EN_ADDR		0x1C46
1283*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_SW_OP_EN_ADDR		0x1C46
1284*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC0_OP_CFG_ADDR		0x1C47
1285*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC1_OP_CFG_ADDR		0x1C47
1286*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC2_OP_CFG_ADDR		0x1C47
1287*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC3_OP_CFG_ADDR		0x1C47
1288*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC4_OP_CFG_ADDR		0x1C47
1289*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC5_OP_CFG_ADDR		0x1C47
1290*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC6_OP_CFG_ADDR		0x1C47
1291*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC7_OP_CFG_ADDR		0x1C47
1292*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC8_OP_CFG_ADDR		0x1C48
1293*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC9_OP_CFG_ADDR		0x1C48
1294*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC10_OP_CFG_ADDR	0x1C48
1295*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC11_OP_CFG_ADDR	0x1C48
1296*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC12_OP_CFG_ADDR	0x1C48
1297*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC13_OP_CFG_ADDR	0x1C48
1298*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW0_OP_CFG_ADDR		0x1C49
1299*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW1_OP_CFG_ADDR		0x1C49
1300*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW2_OP_CFG_ADDR		0x1C49
1301*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW3_OP_CFG_ADDR		0x1C49
1302*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW4_OP_CFG_ADDR		0x1C49
1303*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW5_OP_CFG_ADDR		0x1C49
1304*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW6_OP_CFG_ADDR		0x1C49
1305*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_SW_OP_CFG_ADDR		0x1C49
1306*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC0_OP_MODE_ADDR	0x1C4A
1307*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC1_OP_MODE_ADDR	0x1C4A
1308*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC2_OP_MODE_ADDR	0x1C4A
1309*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC3_OP_MODE_ADDR	0x1C4A
1310*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC4_OP_MODE_ADDR	0x1C4A
1311*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC5_OP_MODE_ADDR	0x1C4A
1312*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC6_OP_MODE_ADDR	0x1C4A
1313*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC7_OP_MODE_ADDR	0x1C4A
1314*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC8_OP_MODE_ADDR	0x1C4B
1315*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC9_OP_MODE_ADDR	0x1C4B
1316*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC10_OP_MODE_ADDR	0x1C4B
1317*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC11_OP_MODE_ADDR	0x1C4B
1318*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC12_OP_MODE_ADDR	0x1C4B
1319*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_RC13_OP_MODE_ADDR	0x1C4B
1320*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW0_OP_MODE_ADDR	0x1C4C
1321*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW1_OP_MODE_ADDR	0x1C4C
1322*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW2_OP_MODE_ADDR	0x1C4C
1323*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW3_OP_MODE_ADDR	0x1C4C
1324*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW4_OP_MODE_ADDR	0x1C4C
1325*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW5_OP_MODE_ADDR	0x1C4C
1326*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF09_AIF_HW6_OP_MODE_ADDR	0x1C4C
1327*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_ONLV_EN_ADDR		0x1C4E
1328*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_ONLV_EN_SHIFT		3
1329*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC0_OP_EN_ADDR		0x1C52
1330*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC1_OP_EN_ADDR		0x1C52
1331*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC2_OP_EN_ADDR		0x1C52
1332*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC3_OP_EN_ADDR		0x1C52
1333*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC4_OP_EN_ADDR		0x1C52
1334*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC5_OP_EN_ADDR		0x1C52
1335*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC6_OP_EN_ADDR		0x1C52
1336*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC7_OP_EN_ADDR		0x1C52
1337*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC8_OP_EN_ADDR		0x1C53
1338*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC9_OP_EN_ADDR		0x1C53
1339*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC10_OP_EN_ADDR		0x1C53
1340*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC11_OP_EN_ADDR		0x1C53
1341*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC12_OP_EN_ADDR		0x1C53
1342*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC13_OP_EN_ADDR		0x1C53
1343*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW0_OP_EN_ADDR		0x1C54
1344*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW1_OP_EN_ADDR		0x1C54
1345*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW2_OP_EN_ADDR		0x1C54
1346*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW3_OP_EN_ADDR		0x1C54
1347*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW4_OP_EN_ADDR		0x1C54
1348*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW5_OP_EN_ADDR		0x1C54
1349*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW6_OP_EN_ADDR		0x1C54
1350*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_SW_OP_EN_ADDR		0x1C54
1351*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC0_OP_CFG_ADDR		0x1C55
1352*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC1_OP_CFG_ADDR		0x1C55
1353*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC2_OP_CFG_ADDR		0x1C55
1354*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC3_OP_CFG_ADDR		0x1C55
1355*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC4_OP_CFG_ADDR		0x1C55
1356*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC5_OP_CFG_ADDR		0x1C55
1357*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC6_OP_CFG_ADDR		0x1C55
1358*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC7_OP_CFG_ADDR		0x1C55
1359*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC8_OP_CFG_ADDR		0x1C56
1360*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC9_OP_CFG_ADDR		0x1C56
1361*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC10_OP_CFG_ADDR	0x1C56
1362*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC11_OP_CFG_ADDR	0x1C56
1363*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC12_OP_CFG_ADDR	0x1C56
1364*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC13_OP_CFG_ADDR	0x1C56
1365*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW0_OP_CFG_ADDR		0x1C57
1366*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW1_OP_CFG_ADDR		0x1C57
1367*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW2_OP_CFG_ADDR		0x1C57
1368*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW3_OP_CFG_ADDR		0x1C57
1369*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW4_OP_CFG_ADDR		0x1C57
1370*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW5_OP_CFG_ADDR		0x1C57
1371*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW6_OP_CFG_ADDR		0x1C57
1372*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_SW_OP_CFG_ADDR		0x1C57
1373*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC0_OP_MODE_ADDR	0x1C58
1374*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC1_OP_MODE_ADDR	0x1C58
1375*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC2_OP_MODE_ADDR	0x1C58
1376*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC3_OP_MODE_ADDR	0x1C58
1377*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC4_OP_MODE_ADDR	0x1C58
1378*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC5_OP_MODE_ADDR	0x1C58
1379*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC6_OP_MODE_ADDR	0x1C58
1380*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC7_OP_MODE_ADDR	0x1C58
1381*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC8_OP_MODE_ADDR	0x1C59
1382*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC9_OP_MODE_ADDR	0x1C59
1383*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC10_OP_MODE_ADDR	0x1C59
1384*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC11_OP_MODE_ADDR	0x1C59
1385*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC12_OP_MODE_ADDR	0x1C59
1386*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_RC13_OP_MODE_ADDR	0x1C59
1387*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW0_OP_MODE_ADDR	0x1C5A
1388*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW1_OP_MODE_ADDR	0x1C5A
1389*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW2_OP_MODE_ADDR	0x1C5A
1390*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW3_OP_MODE_ADDR	0x1C5A
1391*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW4_OP_MODE_ADDR	0x1C5A
1392*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW5_OP_MODE_ADDR	0x1C5A
1393*d4e6f98dSHope Wang #define MT6373_RG_LDO_VRF12_AIF_HW6_OP_MODE_ADDR	0x1C5A
1394*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_ONLV_EN_ADDR		0x1C88
1395*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_ONLV_EN_SHIFT		3
1396*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC0_OP_EN_ADDR		0x1C8C
1397*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC1_OP_EN_ADDR		0x1C8C
1398*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC2_OP_EN_ADDR		0x1C8C
1399*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC3_OP_EN_ADDR		0x1C8C
1400*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC4_OP_EN_ADDR		0x1C8C
1401*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC5_OP_EN_ADDR		0x1C8C
1402*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC6_OP_EN_ADDR		0x1C8C
1403*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC7_OP_EN_ADDR		0x1C8C
1404*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC8_OP_EN_ADDR		0x1C8D
1405*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC9_OP_EN_ADDR		0x1C8D
1406*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC10_OP_EN_ADDR		0x1C8D
1407*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC11_OP_EN_ADDR		0x1C8D
1408*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC12_OP_EN_ADDR		0x1C8D
1409*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC13_OP_EN_ADDR		0x1C8D
1410*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW0_OP_EN_ADDR		0x1C8E
1411*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW1_OP_EN_ADDR		0x1C8E
1412*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW2_OP_EN_ADDR		0x1C8E
1413*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW3_OP_EN_ADDR		0x1C8E
1414*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW4_OP_EN_ADDR		0x1C8E
1415*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW5_OP_EN_ADDR		0x1C8E
1416*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW6_OP_EN_ADDR		0x1C8E
1417*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_SW_OP_EN_ADDR		0x1C8E
1418*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC0_OP_CFG_ADDR		0x1C8F
1419*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC1_OP_CFG_ADDR		0x1C8F
1420*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC2_OP_CFG_ADDR		0x1C8F
1421*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC3_OP_CFG_ADDR		0x1C8F
1422*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC4_OP_CFG_ADDR		0x1C8F
1423*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC5_OP_CFG_ADDR		0x1C8F
1424*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC6_OP_CFG_ADDR		0x1C8F
1425*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC7_OP_CFG_ADDR		0x1C8F
1426*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC8_OP_CFG_ADDR		0x1C90
1427*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC9_OP_CFG_ADDR		0x1C90
1428*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC10_OP_CFG_ADDR		0x1C90
1429*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC11_OP_CFG_ADDR		0x1C90
1430*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC12_OP_CFG_ADDR		0x1C90
1431*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC13_OP_CFG_ADDR		0x1C90
1432*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW0_OP_CFG_ADDR		0x1C91
1433*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW1_OP_CFG_ADDR		0x1C91
1434*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW2_OP_CFG_ADDR		0x1C91
1435*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW3_OP_CFG_ADDR		0x1C91
1436*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW4_OP_CFG_ADDR		0x1C91
1437*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW5_OP_CFG_ADDR		0x1C91
1438*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW6_OP_CFG_ADDR		0x1C91
1439*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_SW_OP_CFG_ADDR		0x1C91
1440*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC0_OP_MODE_ADDR		0x1C92
1441*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC1_OP_MODE_ADDR		0x1C92
1442*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC2_OP_MODE_ADDR		0x1C92
1443*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC3_OP_MODE_ADDR		0x1C92
1444*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC4_OP_MODE_ADDR		0x1C92
1445*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC5_OP_MODE_ADDR		0x1C92
1446*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC6_OP_MODE_ADDR		0x1C92
1447*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC7_OP_MODE_ADDR		0x1C92
1448*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC8_OP_MODE_ADDR		0x1C93
1449*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC9_OP_MODE_ADDR		0x1C93
1450*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC10_OP_MODE_ADDR		0x1C93
1451*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC11_OP_MODE_ADDR		0x1C93
1452*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC12_OP_MODE_ADDR		0x1C93
1453*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_RC13_OP_MODE_ADDR		0x1C93
1454*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW0_OP_MODE_ADDR		0x1C94
1455*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW1_OP_MODE_ADDR		0x1C94
1456*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW2_OP_MODE_ADDR		0x1C94
1457*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW3_OP_MODE_ADDR		0x1C94
1458*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW4_OP_MODE_ADDR		0x1C94
1459*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW5_OP_MODE_ADDR		0x1C94
1460*d4e6f98dSHope Wang #define MT6373_RG_LDO_VANT18_HW6_OP_MODE_ADDR		0x1C94
1461*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_ONLV_EN_ADDR		0x1C96
1462*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_ONLV_EN_SHIFT		3
1463*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC0_OP_EN_ADDR		0x1C9A
1464*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC1_OP_EN_ADDR		0x1C9A
1465*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC2_OP_EN_ADDR		0x1C9A
1466*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC3_OP_EN_ADDR		0x1C9A
1467*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC4_OP_EN_ADDR		0x1C9A
1468*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC5_OP_EN_ADDR		0x1C9A
1469*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC6_OP_EN_ADDR		0x1C9A
1470*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC7_OP_EN_ADDR		0x1C9A
1471*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC8_OP_EN_ADDR		0x1C9B
1472*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC9_OP_EN_ADDR		0x1C9B
1473*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC10_OP_EN_ADDR		0x1C9B
1474*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC11_OP_EN_ADDR		0x1C9B
1475*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC12_OP_EN_ADDR		0x1C9B
1476*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC13_OP_EN_ADDR		0x1C9B
1477*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW0_OP_EN_ADDR		0x1C9C
1478*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW1_OP_EN_ADDR		0x1C9C
1479*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW2_OP_EN_ADDR		0x1C9C
1480*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW3_OP_EN_ADDR		0x1C9C
1481*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW4_OP_EN_ADDR		0x1C9C
1482*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW5_OP_EN_ADDR		0x1C9C
1483*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW6_OP_EN_ADDR		0x1C9C
1484*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_SW_OP_EN_ADDR		0x1C9C
1485*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC0_OP_CFG_ADDR		0x1C9D
1486*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC1_OP_CFG_ADDR		0x1C9D
1487*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC2_OP_CFG_ADDR		0x1C9D
1488*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC3_OP_CFG_ADDR		0x1C9D
1489*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC4_OP_CFG_ADDR		0x1C9D
1490*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC5_OP_CFG_ADDR		0x1C9D
1491*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC6_OP_CFG_ADDR		0x1C9D
1492*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC7_OP_CFG_ADDR		0x1C9D
1493*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC8_OP_CFG_ADDR		0x1C9E
1494*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC9_OP_CFG_ADDR		0x1C9E
1495*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC10_OP_CFG_ADDR		0x1C9E
1496*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC11_OP_CFG_ADDR		0x1C9E
1497*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC12_OP_CFG_ADDR		0x1C9E
1498*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC13_OP_CFG_ADDR		0x1C9E
1499*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW0_OP_CFG_ADDR		0x1C9F
1500*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW1_OP_CFG_ADDR		0x1C9F
1501*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW2_OP_CFG_ADDR		0x1C9F
1502*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW3_OP_CFG_ADDR		0x1C9F
1503*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW4_OP_CFG_ADDR		0x1C9F
1504*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW5_OP_CFG_ADDR		0x1C9F
1505*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW6_OP_CFG_ADDR		0x1C9F
1506*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_SW_OP_CFG_ADDR		0x1C9F
1507*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC0_OP_MODE_ADDR		0x1CA0
1508*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC1_OP_MODE_ADDR		0x1CA0
1509*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC2_OP_MODE_ADDR		0x1CA0
1510*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC3_OP_MODE_ADDR		0x1CA0
1511*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC4_OP_MODE_ADDR		0x1CA0
1512*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC5_OP_MODE_ADDR		0x1CA0
1513*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC6_OP_MODE_ADDR		0x1CA0
1514*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC7_OP_MODE_ADDR		0x1CA0
1515*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC8_OP_MODE_ADDR		0x1CA1
1516*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC9_OP_MODE_ADDR		0x1CA1
1517*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC10_OP_MODE_ADDR		0x1CA1
1518*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC11_OP_MODE_ADDR		0x1CA1
1519*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC12_OP_MODE_ADDR		0x1CA1
1520*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_RC13_OP_MODE_ADDR		0x1CA1
1521*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW0_OP_MODE_ADDR		0x1CA2
1522*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW1_OP_MODE_ADDR		0x1CA2
1523*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW2_OP_MODE_ADDR		0x1CA2
1524*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW3_OP_MODE_ADDR		0x1CA2
1525*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW4_OP_MODE_ADDR		0x1CA2
1526*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW5_OP_MODE_ADDR		0x1CA2
1527*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMDDR_HW6_OP_MODE_ADDR		0x1CA2
1528*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_ONLV_EN_ADDR		0x1CA4
1529*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_ONLV_EN_SHIFT		3
1530*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC0_OP_EN_ADDR		0x1CA8
1531*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC1_OP_EN_ADDR		0x1CA8
1532*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC2_OP_EN_ADDR		0x1CA8
1533*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC3_OP_EN_ADDR		0x1CA8
1534*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC4_OP_EN_ADDR		0x1CA8
1535*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC5_OP_EN_ADDR		0x1CA8
1536*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC6_OP_EN_ADDR		0x1CA8
1537*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC7_OP_EN_ADDR		0x1CA8
1538*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC8_OP_EN_ADDR		0x1CA9
1539*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC9_OP_EN_ADDR		0x1CA9
1540*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC10_OP_EN_ADDR		0x1CA9
1541*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC11_OP_EN_ADDR		0x1CA9
1542*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC12_OP_EN_ADDR		0x1CA9
1543*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC13_OP_EN_ADDR		0x1CA9
1544*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW0_OP_EN_ADDR		0x1CAA
1545*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW1_OP_EN_ADDR		0x1CAA
1546*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW2_OP_EN_ADDR		0x1CAA
1547*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW3_OP_EN_ADDR		0x1CAA
1548*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW4_OP_EN_ADDR		0x1CAA
1549*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW5_OP_EN_ADDR		0x1CAA
1550*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW6_OP_EN_ADDR		0x1CAA
1551*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_SW_OP_EN_ADDR		0x1CAA
1552*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC0_OP_CFG_ADDR		0x1CAB
1553*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC1_OP_CFG_ADDR		0x1CAB
1554*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC2_OP_CFG_ADDR		0x1CAB
1555*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC3_OP_CFG_ADDR		0x1CAB
1556*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC4_OP_CFG_ADDR		0x1CAB
1557*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC5_OP_CFG_ADDR		0x1CAB
1558*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC6_OP_CFG_ADDR		0x1CAB
1559*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC7_OP_CFG_ADDR		0x1CAB
1560*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC8_OP_CFG_ADDR		0x1CAC
1561*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC9_OP_CFG_ADDR		0x1CAC
1562*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC10_OP_CFG_ADDR		0x1CAC
1563*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC11_OP_CFG_ADDR		0x1CAC
1564*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC12_OP_CFG_ADDR		0x1CAC
1565*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC13_OP_CFG_ADDR		0x1CAC
1566*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW0_OP_CFG_ADDR		0x1CAD
1567*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW1_OP_CFG_ADDR		0x1CAD
1568*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW2_OP_CFG_ADDR		0x1CAD
1569*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW3_OP_CFG_ADDR		0x1CAD
1570*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW4_OP_CFG_ADDR		0x1CAD
1571*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW5_OP_CFG_ADDR		0x1CAD
1572*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW6_OP_CFG_ADDR		0x1CAD
1573*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_SW_OP_CFG_ADDR		0x1CAD
1574*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC0_OP_MODE_ADDR		0x1CAE
1575*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC1_OP_MODE_ADDR		0x1CAE
1576*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC2_OP_MODE_ADDR		0x1CAE
1577*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC3_OP_MODE_ADDR		0x1CAE
1578*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC4_OP_MODE_ADDR		0x1CAE
1579*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC5_OP_MODE_ADDR		0x1CAE
1580*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC6_OP_MODE_ADDR		0x1CAE
1581*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC7_OP_MODE_ADDR		0x1CAE
1582*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC8_OP_MODE_ADDR		0x1CAF
1583*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC9_OP_MODE_ADDR		0x1CAF
1584*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC10_OP_MODE_ADDR		0x1CAF
1585*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC11_OP_MODE_ADDR		0x1CAF
1586*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC12_OP_MODE_ADDR		0x1CAF
1587*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_RC13_OP_MODE_ADDR		0x1CAF
1588*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW0_OP_MODE_ADDR		0x1CB0
1589*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW1_OP_MODE_ADDR		0x1CB0
1590*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW2_OP_MODE_ADDR		0x1CB0
1591*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW3_OP_MODE_ADDR		0x1CB0
1592*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW4_OP_MODE_ADDR		0x1CB0
1593*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW5_OP_MODE_ADDR		0x1CB0
1594*d4e6f98dSHope Wang #define MT6373_RG_LDO_VEFUSE_HW6_OP_MODE_ADDR		0x1CB0
1595*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_ONLV_EN_ADDR			0x1CB2
1596*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_ONLV_EN_SHIFT		3
1597*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC0_OP_EN_ADDR		0x1CB6
1598*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC1_OP_EN_ADDR		0x1CB6
1599*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC2_OP_EN_ADDR		0x1CB6
1600*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC3_OP_EN_ADDR		0x1CB6
1601*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC4_OP_EN_ADDR		0x1CB6
1602*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC5_OP_EN_ADDR		0x1CB6
1603*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC6_OP_EN_ADDR		0x1CB6
1604*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC7_OP_EN_ADDR		0x1CB6
1605*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC8_OP_EN_ADDR		0x1CB7
1606*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC9_OP_EN_ADDR		0x1CB7
1607*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC10_OP_EN_ADDR		0x1CB7
1608*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC11_OP_EN_ADDR		0x1CB7
1609*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC12_OP_EN_ADDR		0x1CB7
1610*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC13_OP_EN_ADDR		0x1CB7
1611*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW0_OP_EN_ADDR		0x1CB8
1612*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW1_OP_EN_ADDR		0x1CB8
1613*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW2_OP_EN_ADDR		0x1CB8
1614*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW3_OP_EN_ADDR		0x1CB8
1615*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW4_OP_EN_ADDR		0x1CB8
1616*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW5_OP_EN_ADDR		0x1CB8
1617*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW6_OP_EN_ADDR		0x1CB8
1618*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_SW_OP_EN_ADDR		0x1CB8
1619*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC0_OP_CFG_ADDR		0x1CB9
1620*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC1_OP_CFG_ADDR		0x1CB9
1621*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC2_OP_CFG_ADDR		0x1CB9
1622*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC3_OP_CFG_ADDR		0x1CB9
1623*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC4_OP_CFG_ADDR		0x1CB9
1624*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC5_OP_CFG_ADDR		0x1CB9
1625*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC6_OP_CFG_ADDR		0x1CB9
1626*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC7_OP_CFG_ADDR		0x1CB9
1627*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC8_OP_CFG_ADDR		0x1CBA
1628*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC9_OP_CFG_ADDR		0x1CBA
1629*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC10_OP_CFG_ADDR		0x1CBA
1630*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC11_OP_CFG_ADDR		0x1CBA
1631*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC12_OP_CFG_ADDR		0x1CBA
1632*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC13_OP_CFG_ADDR		0x1CBA
1633*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW0_OP_CFG_ADDR		0x1CBB
1634*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW1_OP_CFG_ADDR		0x1CBB
1635*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW2_OP_CFG_ADDR		0x1CBB
1636*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW3_OP_CFG_ADDR		0x1CBB
1637*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW4_OP_CFG_ADDR		0x1CBB
1638*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW5_OP_CFG_ADDR		0x1CBB
1639*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW6_OP_CFG_ADDR		0x1CBB
1640*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_SW_OP_CFG_ADDR		0x1CBB
1641*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC0_OP_MODE_ADDR		0x1CBC
1642*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC1_OP_MODE_ADDR		0x1CBC
1643*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC2_OP_MODE_ADDR		0x1CBC
1644*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC3_OP_MODE_ADDR		0x1CBC
1645*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC4_OP_MODE_ADDR		0x1CBC
1646*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC5_OP_MODE_ADDR		0x1CBC
1647*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC6_OP_MODE_ADDR		0x1CBC
1648*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC7_OP_MODE_ADDR		0x1CBC
1649*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC8_OP_MODE_ADDR		0x1CBD
1650*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC9_OP_MODE_ADDR		0x1CBD
1651*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC10_OP_MODE_ADDR		0x1CBD
1652*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC11_OP_MODE_ADDR		0x1CBD
1653*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC12_OP_MODE_ADDR		0x1CBD
1654*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_RC13_OP_MODE_ADDR		0x1CBD
1655*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW0_OP_MODE_ADDR		0x1CBE
1656*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW1_OP_MODE_ADDR		0x1CBE
1657*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW2_OP_MODE_ADDR		0x1CBE
1658*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW3_OP_MODE_ADDR		0x1CBE
1659*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW4_OP_MODE_ADDR		0x1CBE
1660*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW5_OP_MODE_ADDR		0x1CBE
1661*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMCH_HW6_OP_MODE_ADDR		0x1CBE
1662*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_ONLV_EN_ADDR			0x1CC1
1663*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_ONLV_EN_SHIFT			3
1664*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC0_OP_EN_ADDR		0x1CC5
1665*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC1_OP_EN_ADDR		0x1CC5
1666*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC2_OP_EN_ADDR		0x1CC5
1667*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC3_OP_EN_ADDR		0x1CC5
1668*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC4_OP_EN_ADDR		0x1CC5
1669*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC5_OP_EN_ADDR		0x1CC5
1670*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC6_OP_EN_ADDR		0x1CC5
1671*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC7_OP_EN_ADDR		0x1CC5
1672*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC8_OP_EN_ADDR		0x1CC6
1673*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC9_OP_EN_ADDR		0x1CC6
1674*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC10_OP_EN_ADDR		0x1CC6
1675*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC11_OP_EN_ADDR		0x1CC6
1676*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC12_OP_EN_ADDR		0x1CC6
1677*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC13_OP_EN_ADDR		0x1CC6
1678*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW0_OP_EN_ADDR		0x1CC7
1679*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW1_OP_EN_ADDR		0x1CC7
1680*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW2_OP_EN_ADDR		0x1CC7
1681*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW3_OP_EN_ADDR		0x1CC7
1682*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW4_OP_EN_ADDR		0x1CC7
1683*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW5_OP_EN_ADDR		0x1CC7
1684*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW6_OP_EN_ADDR		0x1CC7
1685*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_SW_OP_EN_ADDR			0x1CC7
1686*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC0_OP_CFG_ADDR		0x1CC8
1687*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC1_OP_CFG_ADDR		0x1CC8
1688*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC2_OP_CFG_ADDR		0x1CC8
1689*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC3_OP_CFG_ADDR		0x1CC8
1690*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC4_OP_CFG_ADDR		0x1CC8
1691*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC5_OP_CFG_ADDR		0x1CC8
1692*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC6_OP_CFG_ADDR		0x1CC8
1693*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC7_OP_CFG_ADDR		0x1CC8
1694*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC8_OP_CFG_ADDR		0x1CC9
1695*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC9_OP_CFG_ADDR		0x1CC9
1696*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC10_OP_CFG_ADDR		0x1CC9
1697*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC11_OP_CFG_ADDR		0x1CC9
1698*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC12_OP_CFG_ADDR		0x1CC9
1699*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC13_OP_CFG_ADDR		0x1CC9
1700*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW0_OP_CFG_ADDR		0x1CCA
1701*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW1_OP_CFG_ADDR		0x1CCA
1702*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW2_OP_CFG_ADDR		0x1CCA
1703*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW3_OP_CFG_ADDR		0x1CCA
1704*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW4_OP_CFG_ADDR		0x1CCA
1705*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW5_OP_CFG_ADDR		0x1CCA
1706*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW6_OP_CFG_ADDR		0x1CCA
1707*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_SW_OP_CFG_ADDR		0x1CCA
1708*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC0_OP_MODE_ADDR		0x1CCB
1709*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC1_OP_MODE_ADDR		0x1CCB
1710*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC2_OP_MODE_ADDR		0x1CCB
1711*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC3_OP_MODE_ADDR		0x1CCB
1712*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC4_OP_MODE_ADDR		0x1CCB
1713*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC5_OP_MODE_ADDR		0x1CCB
1714*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC6_OP_MODE_ADDR		0x1CCB
1715*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC7_OP_MODE_ADDR		0x1CCB
1716*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC8_OP_MODE_ADDR		0x1CCC
1717*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC9_OP_MODE_ADDR		0x1CCC
1718*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC10_OP_MODE_ADDR		0x1CCC
1719*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC11_OP_MODE_ADDR		0x1CCC
1720*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC12_OP_MODE_ADDR		0x1CCC
1721*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_RC13_OP_MODE_ADDR		0x1CCC
1722*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW0_OP_MODE_ADDR		0x1CCD
1723*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW1_OP_MODE_ADDR		0x1CCD
1724*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW2_OP_MODE_ADDR		0x1CCD
1725*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW3_OP_MODE_ADDR		0x1CCD
1726*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW4_OP_MODE_ADDR		0x1CCD
1727*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW5_OP_MODE_ADDR		0x1CCD
1728*d4e6f98dSHope Wang #define MT6373_RG_LDO_VMC_HW6_OP_MODE_ADDR		0x1CCD
1729*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_ONLV_EN_ADDR			0x1CCF
1730*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_ONLV_EN_SHIFT		3
1731*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC0_OP_EN_ADDR		0x1CD3
1732*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC1_OP_EN_ADDR		0x1CD3
1733*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC2_OP_EN_ADDR		0x1CD3
1734*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC3_OP_EN_ADDR		0x1CD3
1735*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC4_OP_EN_ADDR		0x1CD3
1736*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC5_OP_EN_ADDR		0x1CD3
1737*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC6_OP_EN_ADDR		0x1CD3
1738*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC7_OP_EN_ADDR		0x1CD3
1739*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC8_OP_EN_ADDR		0x1CD4
1740*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC9_OP_EN_ADDR		0x1CD4
1741*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC10_OP_EN_ADDR		0x1CD4
1742*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC11_OP_EN_ADDR		0x1CD4
1743*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC12_OP_EN_ADDR		0x1CD4
1744*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC13_OP_EN_ADDR		0x1CD4
1745*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW0_OP_EN_ADDR		0x1CD5
1746*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW1_OP_EN_ADDR		0x1CD5
1747*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW2_OP_EN_ADDR		0x1CD5
1748*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW3_OP_EN_ADDR		0x1CD5
1749*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW4_OP_EN_ADDR		0x1CD5
1750*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW5_OP_EN_ADDR		0x1CD5
1751*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW6_OP_EN_ADDR		0x1CD5
1752*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_SW_OP_EN_ADDR		0x1CD5
1753*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC0_OP_CFG_ADDR		0x1CD6
1754*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC1_OP_CFG_ADDR		0x1CD6
1755*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC2_OP_CFG_ADDR		0x1CD6
1756*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC3_OP_CFG_ADDR		0x1CD6
1757*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC4_OP_CFG_ADDR		0x1CD6
1758*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC5_OP_CFG_ADDR		0x1CD6
1759*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC6_OP_CFG_ADDR		0x1CD6
1760*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC7_OP_CFG_ADDR		0x1CD6
1761*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC8_OP_CFG_ADDR		0x1CD7
1762*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC9_OP_CFG_ADDR		0x1CD7
1763*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC10_OP_CFG_ADDR		0x1CD7
1764*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC11_OP_CFG_ADDR		0x1CD7
1765*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC12_OP_CFG_ADDR		0x1CD7
1766*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC13_OP_CFG_ADDR		0x1CD7
1767*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW0_OP_CFG_ADDR		0x1CD8
1768*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW1_OP_CFG_ADDR		0x1CD8
1769*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW2_OP_CFG_ADDR		0x1CD8
1770*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW3_OP_CFG_ADDR		0x1CD8
1771*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW4_OP_CFG_ADDR		0x1CD8
1772*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW5_OP_CFG_ADDR		0x1CD8
1773*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW6_OP_CFG_ADDR		0x1CD8
1774*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_SW_OP_CFG_ADDR		0x1CD8
1775*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC0_OP_MODE_ADDR		0x1CD9
1776*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC1_OP_MODE_ADDR		0x1CD9
1777*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC2_OP_MODE_ADDR		0x1CD9
1778*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC3_OP_MODE_ADDR		0x1CD9
1779*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC4_OP_MODE_ADDR		0x1CD9
1780*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC5_OP_MODE_ADDR		0x1CD9
1781*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC6_OP_MODE_ADDR		0x1CD9
1782*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC7_OP_MODE_ADDR		0x1CD9
1783*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC8_OP_MODE_ADDR		0x1CDA
1784*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC9_OP_MODE_ADDR		0x1CDA
1785*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC10_OP_MODE_ADDR		0x1CDA
1786*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC11_OP_MODE_ADDR		0x1CDA
1787*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC12_OP_MODE_ADDR		0x1CDA
1788*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_RC13_OP_MODE_ADDR		0x1CDA
1789*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW0_OP_MODE_ADDR		0x1CDB
1790*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW1_OP_MODE_ADDR		0x1CDB
1791*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW2_OP_MODE_ADDR		0x1CDB
1792*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW3_OP_MODE_ADDR		0x1CDB
1793*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW4_OP_MODE_ADDR		0x1CDB
1794*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW5_OP_MODE_ADDR		0x1CDB
1795*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIBR_HW6_OP_MODE_ADDR		0x1CDB
1796*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_ONLV_EN_ADDR		0x1D08
1797*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_ONLV_EN_SHIFT		3
1798*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC0_OP_EN_ADDR		0x1D0C
1799*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC1_OP_EN_ADDR		0x1D0C
1800*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC2_OP_EN_ADDR		0x1D0C
1801*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC3_OP_EN_ADDR		0x1D0C
1802*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC4_OP_EN_ADDR		0x1D0C
1803*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC5_OP_EN_ADDR		0x1D0C
1804*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC6_OP_EN_ADDR		0x1D0C
1805*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC7_OP_EN_ADDR		0x1D0C
1806*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC8_OP_EN_ADDR		0x1D0D
1807*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC9_OP_EN_ADDR		0x1D0D
1808*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC10_OP_EN_ADDR		0x1D0D
1809*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC11_OP_EN_ADDR		0x1D0D
1810*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC12_OP_EN_ADDR		0x1D0D
1811*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC13_OP_EN_ADDR		0x1D0D
1812*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW0_OP_EN_ADDR		0x1D0E
1813*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW1_OP_EN_ADDR		0x1D0E
1814*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW2_OP_EN_ADDR		0x1D0E
1815*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW3_OP_EN_ADDR		0x1D0E
1816*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW4_OP_EN_ADDR		0x1D0E
1817*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW5_OP_EN_ADDR		0x1D0E
1818*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW6_OP_EN_ADDR		0x1D0E
1819*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_SW_OP_EN_ADDR		0x1D0E
1820*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC0_OP_CFG_ADDR		0x1D0F
1821*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC1_OP_CFG_ADDR		0x1D0F
1822*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC2_OP_CFG_ADDR		0x1D0F
1823*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC3_OP_CFG_ADDR		0x1D0F
1824*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC4_OP_CFG_ADDR		0x1D0F
1825*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC5_OP_CFG_ADDR		0x1D0F
1826*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC6_OP_CFG_ADDR		0x1D0F
1827*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC7_OP_CFG_ADDR		0x1D0F
1828*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC8_OP_CFG_ADDR		0x1D10
1829*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC9_OP_CFG_ADDR		0x1D10
1830*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC10_OP_CFG_ADDR		0x1D10
1831*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC11_OP_CFG_ADDR		0x1D10
1832*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC12_OP_CFG_ADDR		0x1D10
1833*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC13_OP_CFG_ADDR		0x1D10
1834*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW0_OP_CFG_ADDR		0x1D11
1835*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW1_OP_CFG_ADDR		0x1D11
1836*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW2_OP_CFG_ADDR		0x1D11
1837*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW3_OP_CFG_ADDR		0x1D11
1838*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW4_OP_CFG_ADDR		0x1D11
1839*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW5_OP_CFG_ADDR		0x1D11
1840*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW6_OP_CFG_ADDR		0x1D11
1841*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_SW_OP_CFG_ADDR		0x1D11
1842*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC0_OP_MODE_ADDR		0x1D12
1843*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC1_OP_MODE_ADDR		0x1D12
1844*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC2_OP_MODE_ADDR		0x1D12
1845*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC3_OP_MODE_ADDR		0x1D12
1846*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC4_OP_MODE_ADDR		0x1D12
1847*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC5_OP_MODE_ADDR		0x1D12
1848*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC6_OP_MODE_ADDR		0x1D12
1849*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC7_OP_MODE_ADDR		0x1D12
1850*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC8_OP_MODE_ADDR		0x1D13
1851*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC9_OP_MODE_ADDR		0x1D13
1852*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC10_OP_MODE_ADDR		0x1D13
1853*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC11_OP_MODE_ADDR		0x1D13
1854*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC12_OP_MODE_ADDR		0x1D13
1855*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_RC13_OP_MODE_ADDR		0x1D13
1856*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW0_OP_MODE_ADDR		0x1D14
1857*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW1_OP_MODE_ADDR		0x1D14
1858*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW2_OP_MODE_ADDR		0x1D14
1859*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW3_OP_MODE_ADDR		0x1D14
1860*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW4_OP_MODE_ADDR		0x1D14
1861*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW5_OP_MODE_ADDR		0x1D14
1862*d4e6f98dSHope Wang #define MT6373_RG_LDO_VIO28_HW6_OP_MODE_ADDR		0x1D14
1863*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_ONLV_EN_ADDR			0x1D16
1864*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_ONLV_EN_SHIFT			3
1865*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC0_OP_EN_ADDR		0x1D1A
1866*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC1_OP_EN_ADDR		0x1D1A
1867*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC2_OP_EN_ADDR		0x1D1A
1868*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC3_OP_EN_ADDR		0x1D1A
1869*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC4_OP_EN_ADDR		0x1D1A
1870*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC5_OP_EN_ADDR		0x1D1A
1871*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC6_OP_EN_ADDR		0x1D1A
1872*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC7_OP_EN_ADDR		0x1D1A
1873*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC8_OP_EN_ADDR		0x1D1B
1874*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC9_OP_EN_ADDR		0x1D1B
1875*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC10_OP_EN_ADDR		0x1D1B
1876*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC11_OP_EN_ADDR		0x1D1B
1877*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC12_OP_EN_ADDR		0x1D1B
1878*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC13_OP_EN_ADDR		0x1D1B
1879*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW0_OP_EN_ADDR		0x1D1C
1880*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW1_OP_EN_ADDR		0x1D1C
1881*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW2_OP_EN_ADDR		0x1D1C
1882*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW3_OP_EN_ADDR		0x1D1C
1883*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW4_OP_EN_ADDR		0x1D1C
1884*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW5_OP_EN_ADDR		0x1D1C
1885*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW6_OP_EN_ADDR		0x1D1C
1886*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_SW_OP_EN_ADDR			0x1D1C
1887*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC0_OP_CFG_ADDR		0x1D1D
1888*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC1_OP_CFG_ADDR		0x1D1D
1889*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC2_OP_CFG_ADDR		0x1D1D
1890*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC3_OP_CFG_ADDR		0x1D1D
1891*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC4_OP_CFG_ADDR		0x1D1D
1892*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC5_OP_CFG_ADDR		0x1D1D
1893*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC6_OP_CFG_ADDR		0x1D1D
1894*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC7_OP_CFG_ADDR		0x1D1D
1895*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC8_OP_CFG_ADDR		0x1D1E
1896*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC9_OP_CFG_ADDR		0x1D1E
1897*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC10_OP_CFG_ADDR		0x1D1E
1898*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC11_OP_CFG_ADDR		0x1D1E
1899*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC12_OP_CFG_ADDR		0x1D1E
1900*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC13_OP_CFG_ADDR		0x1D1E
1901*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW0_OP_CFG_ADDR		0x1D1F
1902*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW1_OP_CFG_ADDR		0x1D1F
1903*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW2_OP_CFG_ADDR		0x1D1F
1904*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW3_OP_CFG_ADDR		0x1D1F
1905*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW4_OP_CFG_ADDR		0x1D1F
1906*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW5_OP_CFG_ADDR		0x1D1F
1907*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW6_OP_CFG_ADDR		0x1D1F
1908*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_SW_OP_CFG_ADDR		0x1D1F
1909*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC0_OP_MODE_ADDR		0x1D20
1910*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC1_OP_MODE_ADDR		0x1D20
1911*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC2_OP_MODE_ADDR		0x1D20
1912*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC3_OP_MODE_ADDR		0x1D20
1913*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC4_OP_MODE_ADDR		0x1D20
1914*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC5_OP_MODE_ADDR		0x1D20
1915*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC6_OP_MODE_ADDR		0x1D20
1916*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC7_OP_MODE_ADDR		0x1D20
1917*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC8_OP_MODE_ADDR		0x1D21
1918*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC9_OP_MODE_ADDR		0x1D21
1919*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC10_OP_MODE_ADDR		0x1D21
1920*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC11_OP_MODE_ADDR		0x1D21
1921*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC12_OP_MODE_ADDR		0x1D21
1922*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_RC13_OP_MODE_ADDR		0x1D21
1923*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW0_OP_MODE_ADDR		0x1D22
1924*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW1_OP_MODE_ADDR		0x1D22
1925*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW2_OP_MODE_ADDR		0x1D22
1926*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW3_OP_MODE_ADDR		0x1D22
1927*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW4_OP_MODE_ADDR		0x1D22
1928*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW5_OP_MODE_ADDR		0x1D22
1929*d4e6f98dSHope Wang #define MT6373_RG_LDO_VFP_HW6_OP_MODE_ADDR		0x1D22
1930*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_ONLV_EN_ADDR			0x1D24
1931*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_ONLV_EN_SHIFT			3
1932*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC0_OP_EN_ADDR		0x1D28
1933*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC1_OP_EN_ADDR		0x1D28
1934*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC2_OP_EN_ADDR		0x1D28
1935*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC3_OP_EN_ADDR		0x1D28
1936*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC4_OP_EN_ADDR		0x1D28
1937*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC5_OP_EN_ADDR		0x1D28
1938*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC6_OP_EN_ADDR		0x1D28
1939*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC7_OP_EN_ADDR		0x1D28
1940*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC8_OP_EN_ADDR		0x1D29
1941*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC9_OP_EN_ADDR		0x1D29
1942*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC10_OP_EN_ADDR		0x1D29
1943*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC11_OP_EN_ADDR		0x1D29
1944*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC12_OP_EN_ADDR		0x1D29
1945*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC13_OP_EN_ADDR		0x1D29
1946*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW0_OP_EN_ADDR		0x1D2A
1947*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW1_OP_EN_ADDR		0x1D2A
1948*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW2_OP_EN_ADDR		0x1D2A
1949*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW3_OP_EN_ADDR		0x1D2A
1950*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW4_OP_EN_ADDR		0x1D2A
1951*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW5_OP_EN_ADDR		0x1D2A
1952*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW6_OP_EN_ADDR		0x1D2A
1953*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_SW_OP_EN_ADDR			0x1D2A
1954*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC0_OP_CFG_ADDR		0x1D2B
1955*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC1_OP_CFG_ADDR		0x1D2B
1956*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC2_OP_CFG_ADDR		0x1D2B
1957*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC3_OP_CFG_ADDR		0x1D2B
1958*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC4_OP_CFG_ADDR		0x1D2B
1959*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC5_OP_CFG_ADDR		0x1D2B
1960*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC6_OP_CFG_ADDR		0x1D2B
1961*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC7_OP_CFG_ADDR		0x1D2B
1962*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC8_OP_CFG_ADDR		0x1D2C
1963*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC9_OP_CFG_ADDR		0x1D2C
1964*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC10_OP_CFG_ADDR		0x1D2C
1965*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC11_OP_CFG_ADDR		0x1D2C
1966*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC12_OP_CFG_ADDR		0x1D2C
1967*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC13_OP_CFG_ADDR		0x1D2C
1968*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW0_OP_CFG_ADDR		0x1D2D
1969*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW1_OP_CFG_ADDR		0x1D2D
1970*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW2_OP_CFG_ADDR		0x1D2D
1971*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW3_OP_CFG_ADDR		0x1D2D
1972*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW4_OP_CFG_ADDR		0x1D2D
1973*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW5_OP_CFG_ADDR		0x1D2D
1974*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW6_OP_CFG_ADDR		0x1D2D
1975*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_SW_OP_CFG_ADDR		0x1D2D
1976*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC0_OP_MODE_ADDR		0x1D2E
1977*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC1_OP_MODE_ADDR		0x1D2E
1978*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC2_OP_MODE_ADDR		0x1D2E
1979*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC3_OP_MODE_ADDR		0x1D2E
1980*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC4_OP_MODE_ADDR		0x1D2E
1981*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC5_OP_MODE_ADDR		0x1D2E
1982*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC6_OP_MODE_ADDR		0x1D2E
1983*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC7_OP_MODE_ADDR		0x1D2E
1984*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC8_OP_MODE_ADDR		0x1D2F
1985*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC9_OP_MODE_ADDR		0x1D2F
1986*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC10_OP_MODE_ADDR		0x1D2F
1987*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC11_OP_MODE_ADDR		0x1D2F
1988*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC12_OP_MODE_ADDR		0x1D2F
1989*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_RC13_OP_MODE_ADDR		0x1D2F
1990*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW0_OP_MODE_ADDR		0x1D30
1991*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW1_OP_MODE_ADDR		0x1D30
1992*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW2_OP_MODE_ADDR		0x1D30
1993*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW3_OP_MODE_ADDR		0x1D30
1994*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW4_OP_MODE_ADDR		0x1D30
1995*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW5_OP_MODE_ADDR		0x1D30
1996*d4e6f98dSHope Wang #define MT6373_RG_LDO_VTP_HW6_OP_MODE_ADDR		0x1D30
1997*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_ONLV_EN_ADDR		0x1D32
1998*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_ONLV_EN_SHIFT		3
1999*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC0_OP_EN_ADDR		0x1D36
2000*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC1_OP_EN_ADDR		0x1D36
2001*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC2_OP_EN_ADDR		0x1D36
2002*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC3_OP_EN_ADDR		0x1D36
2003*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC4_OP_EN_ADDR		0x1D36
2004*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC5_OP_EN_ADDR		0x1D36
2005*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC6_OP_EN_ADDR		0x1D36
2006*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC7_OP_EN_ADDR		0x1D36
2007*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC8_OP_EN_ADDR		0x1D37
2008*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC9_OP_EN_ADDR		0x1D37
2009*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC10_OP_EN_ADDR		0x1D37
2010*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC11_OP_EN_ADDR		0x1D37
2011*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC12_OP_EN_ADDR		0x1D37
2012*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC13_OP_EN_ADDR		0x1D37
2013*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW0_OP_EN_ADDR		0x1D38
2014*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW1_OP_EN_ADDR		0x1D38
2015*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW2_OP_EN_ADDR		0x1D38
2016*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW3_OP_EN_ADDR		0x1D38
2017*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW4_OP_EN_ADDR		0x1D38
2018*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW5_OP_EN_ADDR		0x1D38
2019*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW6_OP_EN_ADDR		0x1D38
2020*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_SW_OP_EN_ADDR		0x1D38
2021*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC0_OP_CFG_ADDR		0x1D39
2022*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC1_OP_CFG_ADDR		0x1D39
2023*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC2_OP_CFG_ADDR		0x1D39
2024*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC3_OP_CFG_ADDR		0x1D39
2025*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC4_OP_CFG_ADDR		0x1D39
2026*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC5_OP_CFG_ADDR		0x1D39
2027*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC6_OP_CFG_ADDR		0x1D39
2028*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC7_OP_CFG_ADDR		0x1D39
2029*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC8_OP_CFG_ADDR		0x1D3A
2030*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC9_OP_CFG_ADDR		0x1D3A
2031*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC10_OP_CFG_ADDR		0x1D3A
2032*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC11_OP_CFG_ADDR		0x1D3A
2033*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC12_OP_CFG_ADDR		0x1D3A
2034*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC13_OP_CFG_ADDR		0x1D3A
2035*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW0_OP_CFG_ADDR		0x1D3B
2036*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW1_OP_CFG_ADDR		0x1D3B
2037*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW2_OP_CFG_ADDR		0x1D3B
2038*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW3_OP_CFG_ADDR		0x1D3B
2039*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW4_OP_CFG_ADDR		0x1D3B
2040*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW5_OP_CFG_ADDR		0x1D3B
2041*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW6_OP_CFG_ADDR		0x1D3B
2042*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_SW_OP_CFG_ADDR		0x1D3B
2043*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC0_OP_MODE_ADDR		0x1D3C
2044*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC1_OP_MODE_ADDR		0x1D3C
2045*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC2_OP_MODE_ADDR		0x1D3C
2046*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC3_OP_MODE_ADDR		0x1D3C
2047*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC4_OP_MODE_ADDR		0x1D3C
2048*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC5_OP_MODE_ADDR		0x1D3C
2049*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC6_OP_MODE_ADDR		0x1D3C
2050*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC7_OP_MODE_ADDR		0x1D3C
2051*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC8_OP_MODE_ADDR		0x1D3D
2052*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC9_OP_MODE_ADDR		0x1D3D
2053*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC10_OP_MODE_ADDR		0x1D3D
2054*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC11_OP_MODE_ADDR		0x1D3D
2055*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC12_OP_MODE_ADDR		0x1D3D
2056*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_RC13_OP_MODE_ADDR		0x1D3D
2057*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW0_OP_MODE_ADDR		0x1D3E
2058*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW1_OP_MODE_ADDR		0x1D3E
2059*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW2_OP_MODE_ADDR		0x1D3E
2060*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW3_OP_MODE_ADDR		0x1D3E
2061*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW4_OP_MODE_ADDR		0x1D3E
2062*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW5_OP_MODE_ADDR		0x1D3E
2063*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM1_HW6_OP_MODE_ADDR		0x1D3E
2064*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_ONLV_EN_ADDR		0x1D41
2065*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_ONLV_EN_SHIFT		3
2066*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC0_OP_EN_ADDR		0x1D45
2067*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC1_OP_EN_ADDR		0x1D45
2068*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC2_OP_EN_ADDR		0x1D45
2069*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC3_OP_EN_ADDR		0x1D45
2070*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC4_OP_EN_ADDR		0x1D45
2071*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC5_OP_EN_ADDR		0x1D45
2072*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC6_OP_EN_ADDR		0x1D45
2073*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC7_OP_EN_ADDR		0x1D45
2074*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC8_OP_EN_ADDR		0x1D46
2075*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC9_OP_EN_ADDR		0x1D46
2076*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC10_OP_EN_ADDR		0x1D46
2077*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC11_OP_EN_ADDR		0x1D46
2078*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC12_OP_EN_ADDR		0x1D46
2079*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC13_OP_EN_ADDR		0x1D46
2080*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW0_OP_EN_ADDR		0x1D47
2081*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW1_OP_EN_ADDR		0x1D47
2082*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW2_OP_EN_ADDR		0x1D47
2083*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW3_OP_EN_ADDR		0x1D47
2084*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW4_OP_EN_ADDR		0x1D47
2085*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW5_OP_EN_ADDR		0x1D47
2086*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW6_OP_EN_ADDR		0x1D47
2087*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_SW_OP_EN_ADDR		0x1D47
2088*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC0_OP_CFG_ADDR		0x1D48
2089*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC1_OP_CFG_ADDR		0x1D48
2090*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC2_OP_CFG_ADDR		0x1D48
2091*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC3_OP_CFG_ADDR		0x1D48
2092*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC4_OP_CFG_ADDR		0x1D48
2093*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC5_OP_CFG_ADDR		0x1D48
2094*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC6_OP_CFG_ADDR		0x1D48
2095*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC7_OP_CFG_ADDR		0x1D48
2096*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC8_OP_CFG_ADDR		0x1D49
2097*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC9_OP_CFG_ADDR		0x1D49
2098*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC10_OP_CFG_ADDR		0x1D49
2099*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC11_OP_CFG_ADDR		0x1D49
2100*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC12_OP_CFG_ADDR		0x1D49
2101*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC13_OP_CFG_ADDR		0x1D49
2102*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW0_OP_CFG_ADDR		0x1D4A
2103*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW1_OP_CFG_ADDR		0x1D4A
2104*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW2_OP_CFG_ADDR		0x1D4A
2105*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW3_OP_CFG_ADDR		0x1D4A
2106*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW4_OP_CFG_ADDR		0x1D4A
2107*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW5_OP_CFG_ADDR		0x1D4A
2108*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW6_OP_CFG_ADDR		0x1D4A
2109*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_SW_OP_CFG_ADDR		0x1D4A
2110*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC0_OP_MODE_ADDR		0x1D4B
2111*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC1_OP_MODE_ADDR		0x1D4B
2112*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC2_OP_MODE_ADDR		0x1D4B
2113*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC3_OP_MODE_ADDR		0x1D4B
2114*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC4_OP_MODE_ADDR		0x1D4B
2115*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC5_OP_MODE_ADDR		0x1D4B
2116*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC6_OP_MODE_ADDR		0x1D4B
2117*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC7_OP_MODE_ADDR		0x1D4B
2118*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC8_OP_MODE_ADDR		0x1D4C
2119*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC9_OP_MODE_ADDR		0x1D4C
2120*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC10_OP_MODE_ADDR		0x1D4C
2121*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC11_OP_MODE_ADDR		0x1D4C
2122*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC12_OP_MODE_ADDR		0x1D4C
2123*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_RC13_OP_MODE_ADDR		0x1D4C
2124*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW0_OP_MODE_ADDR		0x1D4D
2125*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW1_OP_MODE_ADDR		0x1D4D
2126*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW2_OP_MODE_ADDR		0x1D4D
2127*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW3_OP_MODE_ADDR		0x1D4D
2128*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW4_OP_MODE_ADDR		0x1D4D
2129*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW5_OP_MODE_ADDR		0x1D4D
2130*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSIM2_HW6_OP_MODE_ADDR		0x1D4D
2131*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_ONLV_EN_ADDR	0x1D88
2132*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_ONLV_EN_SHIFT	3
2133*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_VOSEL_SLEEP_ADDR	0x1D8D
2134*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC0_OP_EN_ADDR	0x1D94
2135*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC1_OP_EN_ADDR	0x1D94
2136*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC2_OP_EN_ADDR	0x1D94
2137*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC3_OP_EN_ADDR	0x1D94
2138*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC4_OP_EN_ADDR	0x1D94
2139*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC5_OP_EN_ADDR	0x1D94
2140*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC6_OP_EN_ADDR	0x1D94
2141*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC7_OP_EN_ADDR	0x1D94
2142*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC8_OP_EN_ADDR	0x1D95
2143*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC9_OP_EN_ADDR	0x1D95
2144*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC10_OP_EN_ADDR	0x1D95
2145*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC11_OP_EN_ADDR	0x1D95
2146*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC12_OP_EN_ADDR	0x1D95
2147*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC13_OP_EN_ADDR	0x1D95
2148*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW0_OP_EN_ADDR	0x1D96
2149*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW1_OP_EN_ADDR	0x1D96
2150*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW2_OP_EN_ADDR	0x1D96
2151*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW3_OP_EN_ADDR	0x1D96
2152*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW4_OP_EN_ADDR	0x1D96
2153*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW5_OP_EN_ADDR	0x1D96
2154*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW6_OP_EN_ADDR	0x1D96
2155*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_SW_OP_EN_ADDR	0x1D96
2156*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC0_OP_CFG_ADDR	0x1D97
2157*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC1_OP_CFG_ADDR	0x1D97
2158*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC2_OP_CFG_ADDR	0x1D97
2159*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC3_OP_CFG_ADDR	0x1D97
2160*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC4_OP_CFG_ADDR	0x1D97
2161*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC5_OP_CFG_ADDR	0x1D97
2162*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC6_OP_CFG_ADDR	0x1D97
2163*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC7_OP_CFG_ADDR	0x1D97
2164*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC8_OP_CFG_ADDR	0x1D98
2165*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC9_OP_CFG_ADDR	0x1D98
2166*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC10_OP_CFG_ADDR	0x1D98
2167*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC11_OP_CFG_ADDR	0x1D98
2168*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC12_OP_CFG_ADDR	0x1D98
2169*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC13_OP_CFG_ADDR	0x1D98
2170*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW0_OP_CFG_ADDR	0x1D99
2171*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW1_OP_CFG_ADDR	0x1D99
2172*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW2_OP_CFG_ADDR	0x1D99
2173*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW3_OP_CFG_ADDR	0x1D99
2174*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW4_OP_CFG_ADDR	0x1D99
2175*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW5_OP_CFG_ADDR	0x1D99
2176*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW6_OP_CFG_ADDR	0x1D99
2177*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_SW_OP_CFG_ADDR	0x1D99
2178*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC0_OP_MODE_ADDR	0x1D9A
2179*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC1_OP_MODE_ADDR	0x1D9A
2180*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC2_OP_MODE_ADDR	0x1D9A
2181*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC3_OP_MODE_ADDR	0x1D9A
2182*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC4_OP_MODE_ADDR	0x1D9A
2183*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC5_OP_MODE_ADDR	0x1D9A
2184*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC6_OP_MODE_ADDR	0x1D9A
2185*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC7_OP_MODE_ADDR	0x1D9A
2186*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC8_OP_MODE_ADDR	0x1D9B
2187*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC9_OP_MODE_ADDR	0x1D9B
2188*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC10_OP_MODE_ADDR	0x1D9B
2189*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC11_OP_MODE_ADDR	0x1D9B
2190*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC12_OP_MODE_ADDR	0x1D9B
2191*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_RC13_OP_MODE_ADDR	0x1D9B
2192*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW0_OP_MODE_ADDR	0x1D9C
2193*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW1_OP_MODE_ADDR	0x1D9C
2194*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW2_OP_MODE_ADDR	0x1D9C
2195*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW3_OP_MODE_ADDR	0x1D9C
2196*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW4_OP_MODE_ADDR	0x1D9C
2197*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW5_OP_MODE_ADDR	0x1D9C
2198*d4e6f98dSHope Wang #define MT6373_RG_LDO_VSRAM_DIGRF_AIF_HW6_OP_MODE_ADDR	0x1D9C
2199*d4e6f98dSHope Wang 
2200*d4e6f98dSHope Wang #endif /* MT6373_LOWPOWER_REG_H */
2201