1 /* 2 * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved. 3 * Copyright (c) 2024, Altera Corporation. All rights reserved. 4 * 5 * SPDX-License-Identifier: BSD-3-Clause 6 */ 7 8 #ifndef PLAT_SOCFPGA_DEF_H 9 #define PLAT_SOCFPGA_DEF_H 10 11 #include <platform_def.h> 12 #include <lib/utils_def.h> 13 #include "s10_system_manager.h" 14 15 /* Platform Setting */ 16 #define PLATFORM_MODEL PLAT_SOCFPGA_STRATIX10 17 #define PLAT_PRIMARY_CPU 0 18 #define PLAT_CLUSTER_ID_MPIDR_AFF_SHIFT MPIDR_AFF1_SHIFT 19 #define PLAT_CPU_ID_MPIDR_AFF_SHIFT MPIDR_AFF0_SHIFT 20 #define PLAT_TIMER_BASE_ADDR 0xFFD01000 21 22 /* FPGA config helpers */ 23 #define INTEL_SIP_SMC_FPGA_CONFIG_ADDR 0x400000 24 #define INTEL_SIP_SMC_FPGA_CONFIG_SIZE 0x1000000 25 26 /* QSPI Setting */ 27 #define CAD_QSPIDATA_OFST 0xff900000 28 #define CAD_QSPI_OFFSET 0xff8d2000 29 30 /* SDMMC Setting */ 31 # if ARM_LINUX_KERNEL_AS_BL33 32 #define SOCFPGA_MMC_BLOCK_SIZE U(32768) 33 # else 34 #define SOCFPGA_MMC_BLOCK_SIZE U(8192) 35 # endif 36 37 /* Register Mapping */ 38 #define SOCFPGA_CCU_NOC_REG_BASE 0xf7000000 39 #define SOCFPGA_F2SDRAMMGR_REG_BASE U(0xf8024000) 40 41 #define SOCFPGA_MMC_REG_BASE 0xff808000 42 43 #define SOCFPGA_RSTMGR_REG_BASE 0xffd11000 44 #define SOCFPGA_SYSMGR_REG_BASE 0xffd12000 45 #define SOCFPGA_ECC_QSPI_REG_BASE 0xffa22000 46 47 #define SOCFPGA_L4_PER_SCR_REG_BASE 0xffd21000 48 #define SOCFPGA_L4_SYS_SCR_REG_BASE 0xffd21100 49 #define SOCFPGA_SOC2FPGA_SCR_REG_BASE 0xffd21200 50 #define SOCFPGA_LWSOC2FPGA_SCR_REG_BASE 0xffd21300 51 52 /******************************************************************************* 53 * Platform memory map related constants 54 ******************************************************************************/ 55 #define DRAM_BASE (0x0) 56 #define DRAM_SIZE (0x80000000) 57 58 #define OCRAM_BASE (0xFFE00000) 59 #define OCRAM_SIZE (0x00040000) 60 61 #define MEM64_BASE (0x0100000000) 62 #define MEM64_SIZE (0x1F00000000) 63 64 #define DEVICE1_BASE (0x80000000) 65 #define DEVICE1_SIZE (0x60000000) 66 67 #define DEVICE2_BASE (0xF7000000) 68 #define DEVICE2_SIZE (0x08E00000) 69 70 #define DEVICE3_BASE (0xFFFC0000) 71 #define DEVICE3_SIZE (0x00008000) 72 73 #define DEVICE4_BASE (0x2000000000) 74 #define DEVICE4_SIZE (0x0100000000) 75 76 #define BL2_BASE (0xffe00000) 77 #define BL2_LIMIT (0xffe2b000) 78 79 #define BL31_BASE (0x1000) 80 #define BL31_LIMIT (0x81000) 81 82 /******************************************************************************* 83 * UART related constants 84 ******************************************************************************/ 85 #define PLAT_UART0_BASE (0xFFC02000) 86 #define PLAT_UART1_BASE (0xFFC02100) 87 88 /******************************************************************************* 89 * WDT related constants 90 ******************************************************************************/ 91 #define WDT_BASE (0xFFD00200) 92 93 /******************************************************************************* 94 * GIC related constants 95 ******************************************************************************/ 96 #define PLAT_GIC_BASE (0xFFFC0000) 97 #define PLAT_GICC_BASE (PLAT_GIC_BASE + 0x2000) 98 #define PLAT_GICD_BASE (PLAT_GIC_BASE + 0x1000) 99 #define PLAT_GICR_BASE 0 100 101 #define PLAT_SYS_COUNTER_FREQ_IN_TICKS (400000000) 102 #define PLAT_HZ_CONVERT_TO_MHZ (1000000) 103 104 /******************************************************************************* 105 * SDMMC related pointer function 106 ******************************************************************************/ 107 #define SDMMC_READ_BLOCKS mmc_read_blocks 108 #define SDMMC_WRITE_BLOCKS mmc_write_blocks 109 110 /******************************************************************************* 111 * sysmgr.boot_scratch_cold6 & 7 (64bit) are used to indicate L2 reset 112 * is done and HPS should trigger warm reset via RMR_EL3. 113 ******************************************************************************/ 114 #define L2_RESET_DONE_REG 0xFFD12218 115 116 /* Platform specific system counter */ 117 #define PLAT_SYS_COUNTER_FREQ_IN_MHZ U(400) 118 119 #endif /* PLATSOCFPGA_DEF_H */ 120 121