xref: /rk3399_ARM-atf/plat/intel/soc/stratix10/include/socfpga_plat_def.h (revision beba20403e23ab128711c2c8c9d480a3a40b804c)
1 /*
2  * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved.
3  * Copyright (c) 2024, Altera Corporation. All rights reserved.
4  *
5  * SPDX-License-Identifier: BSD-3-Clause
6  */
7 
8 #ifndef PLAT_SOCFPGA_DEF_H
9 #define PLAT_SOCFPGA_DEF_H
10 
11 #include <platform_def.h>
12 #include <lib/utils_def.h>
13 #include "s10_system_manager.h"
14 
15 /* Platform Setting */
16 #define PLATFORM_MODEL				PLAT_SOCFPGA_STRATIX10
17 #define BOOT_SOURCE				BOOT_SOURCE_SDMMC
18 #define PLAT_PRIMARY_CPU			0
19 #define PLAT_CLUSTER_ID_MPIDR_AFF_SHIFT		MPIDR_AFF1_SHIFT
20 #define PLAT_CPU_ID_MPIDR_AFF_SHIFT		MPIDR_AFF0_SHIFT
21 #define PLAT_HANDOFF_OFFSET			0xFFE3F000
22 #define PLAT_TIMER_BASE_ADDR			0xFFD01000
23 
24 /* FPGA config helpers */
25 #define INTEL_SIP_SMC_FPGA_CONFIG_ADDR		0x400000
26 #define INTEL_SIP_SMC_FPGA_CONFIG_SIZE		0x1000000
27 
28 /* QSPI Setting */
29 #define CAD_QSPIDATA_OFST			0xff900000
30 #define CAD_QSPI_OFFSET				0xff8d2000
31 
32 /* FIP Setting */
33 #define PLAT_FIP_BASE				(0)
34 #define PLAT_FIP_MAX_SIZE			(0x1000000)
35 
36 /* SDMMC Setting */
37 #define PLAT_MMC_DATA_BASE			(0xffe3c000)
38 #define PLAT_MMC_DATA_SIZE			(0x2000)
39 #define SOCFPGA_MMC_BLOCK_SIZE			U(8192)
40 
41 /* Register Mapping */
42 #define SOCFPGA_CCU_NOC_REG_BASE		0xf7000000
43 #define SOCFPGA_F2SDRAMMGR_REG_BASE		U(0xf8024000)
44 
45 #define SOCFPGA_MMC_REG_BASE                    0xff808000
46 
47 #define SOCFPGA_RSTMGR_REG_BASE			0xffd11000
48 #define SOCFPGA_SYSMGR_REG_BASE			0xffd12000
49 #define SOCFPGA_ECC_QSPI_REG_BASE				0xffa22000
50 
51 #define SOCFPGA_L4_PER_SCR_REG_BASE		0xffd21000
52 #define SOCFPGA_L4_SYS_SCR_REG_BASE		0xffd21100
53 #define SOCFPGA_SOC2FPGA_SCR_REG_BASE		0xffd21200
54 #define SOCFPGA_LWSOC2FPGA_SCR_REG_BASE		0xffd21300
55 
56 /*******************************************************************************
57  * Platform memory map related constants
58  ******************************************************************************/
59 #define DRAM_BASE				(0x0)
60 #define DRAM_SIZE				(0x80000000)
61 
62 #define OCRAM_BASE				(0xFFE00000)
63 #define OCRAM_SIZE				(0x00040000)
64 
65 #define MEM64_BASE				(0x0100000000)
66 #define MEM64_SIZE				(0x1F00000000)
67 
68 #define DEVICE1_BASE				(0x80000000)
69 #define DEVICE1_SIZE				(0x60000000)
70 
71 #define DEVICE2_BASE				(0xF7000000)
72 #define DEVICE2_SIZE				(0x08E00000)
73 
74 #define DEVICE3_BASE				(0xFFFC0000)
75 #define DEVICE3_SIZE				(0x00008000)
76 
77 #define DEVICE4_BASE				(0x2000000000)
78 #define DEVICE4_SIZE				(0x0100000000)
79 
80 #define BL2_BASE				(0xffe00000)
81 #define BL2_LIMIT				(0xffe2b000)
82 
83 #define BL31_BASE				(0x1000)
84 #define BL31_LIMIT				(0x81000)
85 
86 /*******************************************************************************
87  * UART related constants
88  ******************************************************************************/
89 #define PLAT_UART0_BASE				(0xFFC02000)
90 #define PLAT_UART1_BASE				(0xFFC02100)
91 
92 /*******************************************************************************
93  * WDT related constants
94  ******************************************************************************/
95 #define WDT_BASE			(0xFFD00200)
96 
97 /*******************************************************************************
98  * GIC related constants
99  ******************************************************************************/
100 #define PLAT_GIC_BASE				(0xFFFC0000)
101 #define PLAT_GICC_BASE				(PLAT_GIC_BASE + 0x2000)
102 #define PLAT_GICD_BASE				(PLAT_GIC_BASE + 0x1000)
103 #define PLAT_GICR_BASE				0
104 
105 #define PLAT_SYS_COUNTER_FREQ_IN_TICKS		(400000000)
106 #define PLAT_HZ_CONVERT_TO_MHZ		(1000000)
107 
108 /*******************************************************************************
109  * SDMMC related pointer function
110  ******************************************************************************/
111 #define SDMMC_READ_BLOCKS			mmc_read_blocks
112 #define SDMMC_WRITE_BLOCKS			mmc_write_blocks
113 
114 /*******************************************************************************
115  * sysmgr.boot_scratch_cold6 & 7 (64bit) are used to indicate L2 reset
116  * is done and HPS should trigger warm reset via RMR_EL3.
117  ******************************************************************************/
118 #define L2_RESET_DONE_REG			0xFFD12218
119 
120 /* Platform specific system counter */
121 #define PLAT_SYS_COUNTER_FREQ_IN_MHZ		U(400)
122 
123 #endif /* PLATSOCFPGA_DEF_H */
124 
125