xref: /rk3399_ARM-atf/plat/intel/soc/stratix10/include/s10_memory_controller.h (revision 8de2ae5f165fc67df197547a5a93710623a03073)
19d82ef26SLoh Tien Hock /*
29d82ef26SLoh Tien Hock  * Copyright (c) 2019, Intel Corporation. All rights reserved.
3*21a01dacSSieu Mun Tang  * Copyright (c) 2024, Altera Corporation. All rights reserved.
49d82ef26SLoh Tien Hock  *
59d82ef26SLoh Tien Hock  * SPDX-License-Identifier: BSD-3-Clause
69d82ef26SLoh Tien Hock  */
79d82ef26SLoh Tien Hock 
89d82ef26SLoh Tien Hock #ifndef __S10_MEMORYCONTROLLER_H__
99d82ef26SLoh Tien Hock #define __S10_MEMORYCONTROLLER_H__
109d82ef26SLoh Tien Hock 
119d82ef26SLoh Tien Hock #define S10_MPFE_IOHMC_REG_DRAMADDRW			0xf80100a8
129d82ef26SLoh Tien Hock #define S10_MPFE_IOHMC_CTRLCFG0				0xf8010028
139d82ef26SLoh Tien Hock #define S10_MPFE_IOHMC_CTRLCFG1				0xf801002c
149d82ef26SLoh Tien Hock #define S10_MPFE_IOHMC_DRAMADDRW			0xf80100a8
159d82ef26SLoh Tien Hock #define S10_MPFE_IOHMC_DRAMTIMING0			0xf8010050
169d82ef26SLoh Tien Hock #define S10_MPFE_IOHMC_CALTIMING0			0xf801007c
179d82ef26SLoh Tien Hock #define S10_MPFE_IOHMC_CALTIMING1			0xf8010080
189d82ef26SLoh Tien Hock #define S10_MPFE_IOHMC_CALTIMING2			0xf8010084
199d82ef26SLoh Tien Hock #define S10_MPFE_IOHMC_CALTIMING3			0xf8010088
209d82ef26SLoh Tien Hock #define S10_MPFE_IOHMC_CALTIMING4			0xf801008c
219d82ef26SLoh Tien Hock #define S10_MPFE_IOHMC_CALTIMING9			0xf80100a0
229d82ef26SLoh Tien Hock #define S10_MPFE_IOHMC_CALTIMING9_ACT_TO_ACT(x) (((x) & 0x000000ff) >> 0)
239d82ef26SLoh Tien Hock #define S10_MPFE_IOHMC_CTRLCFG1_CFG_ADDR_ORDER(value)	\
249d82ef26SLoh Tien Hock 						(((value) & 0x00000060) >> 5)
259d82ef26SLoh Tien Hock 
269d82ef26SLoh Tien Hock 
279d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP_ECCCTRL1			0xf8011100
289d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP_ECCCTRL2			0xf8011104
299d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP_RSTHANDSHAKESTAT		0xf8011218
30*21a01dacSSieu Mun Tang #define S10_MPFE_HMC_ADP_RSTHANDSHAKESTAT_SEQ2CORE	0x0000000f
319d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP_RSTHANDSHAKECTRL		0xf8011214
329d82ef26SLoh Tien Hock 
339d82ef26SLoh Tien Hock 
349d82ef26SLoh Tien Hock #define S10_MPFE_IOHMC_REG_CTRLCFG1			0xf801002c
359d82ef26SLoh Tien Hock 
369d82ef26SLoh Tien Hock #define S10_MPFE_IOHMC_REG_NIOSRESERVE0_OFST		0xf8010110
379d82ef26SLoh Tien Hock 
389d82ef26SLoh Tien Hock #define IOHMC_DRAMADDRW_COL_ADDR_WIDTH(x)	(((x) & 0x0000001f) >> 0)
399d82ef26SLoh Tien Hock #define IOHMC_DRAMADDRW_ROW_ADDR_WIDTH(x)	(((x) & 0x000003e0) >> 5)
409d82ef26SLoh Tien Hock #define IOHMC_DRAMADDRW_CS_ADDR_WIDTH(x)	(((x) & 0x00070000) >> 16)
419d82ef26SLoh Tien Hock #define IOHMC_DRAMADDRW_BANK_GRP_ADDR_WIDTH(x)	(((x) & 0x0000c000) >> 14)
429d82ef26SLoh Tien Hock #define IOHMC_DRAMADDRW_BANK_ADDR_WIDTH(x)	(((x) & 0x00003c00) >> 10)
439d82ef26SLoh Tien Hock 
449d82ef26SLoh Tien Hock #define S10_MPFE_DDR(x)					(0xf8000000 + x)
459d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP_DDRCALSTAT			0xf801100c
469d82ef26SLoh Tien Hock #define S10_MPFE_DDR_MAIN_SCHED				0xf8000400
479d82ef26SLoh Tien Hock #define S10_MPFE_DDR_MAIN_SCHED_DDRCONF			0xf8000408
489d82ef26SLoh Tien Hock #define S10_MPFE_DDR_MAIN_SCHED_DDRTIMING		0xf800040c
499d82ef26SLoh Tien Hock #define S10_MPFE_DDR_MAIN_SCHED_DDRCONF_SET_MSK		0x0000001f
509d82ef26SLoh Tien Hock #define S10_MPFE_DDR_MAIN_SCHED_DDRMODE			0xf8000410
519d82ef26SLoh Tien Hock #define S10_MPFE_DDR_MAIN_SCHED_DEVTODEV		0xf800043c
529d82ef26SLoh Tien Hock #define S10_MPFE_DDR_MAIN_SCHED_READLATENCY		0xf8000414
539d82ef26SLoh Tien Hock #define S10_MPFE_DDR_MAIN_SCHED_ACTIVATE		0xf8000438
549d82ef26SLoh Tien Hock #define S10_MPFE_DDR_MAIN_SCHED_ACTIVATE_FAWBANK_OFST	10
559d82ef26SLoh Tien Hock #define S10_MPFE_DDR_MAIN_SCHED_ACTIVATE_FAW_OFST	4
569d82ef26SLoh Tien Hock #define S10_MPFE_DDR_MAIN_SCHED_ACTIVATE_RRD_OFST	0
579d82ef26SLoh Tien Hock #define S10_MPFE_DDR_MAIN_SCHED_DDRCONF_SET(x)	(((x) << 0) & 0x0000001f)
589d82ef26SLoh Tien Hock #define S10_MPFE_DDR_MAIN_SCHED_DEVTODEV_BUSRDTORD_OFST	0
5951f366acSLoh Tien Hock #define S10_MPFE_DDR_MAIN_SCHED_DEVTODEV_BUSRDTORD_MSK	(BIT(0) | BIT(1))
609d82ef26SLoh Tien Hock #define S10_MPFE_DDR_MAIN_SCHED_DEVTODEV_BUSRDTOWR_OFST	2
6151f366acSLoh Tien Hock #define S10_MPFE_DDR_MAIN_SCHED_DEVTODEV_BUSRDTOWR_MSK	(BIT(2) | BIT(3))
629d82ef26SLoh Tien Hock #define S10_MPFE_DDR_MAIN_SCHED_DEVTODEV_BUSWRTORD_OFST	4
6351f366acSLoh Tien Hock #define S10_MPFE_DDR_MAIN_SCHED_DEVTODEV_BUSWRTORD_MSK	(BIT(4) | BIT(5))
649d82ef26SLoh Tien Hock 
659d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP(x)			(0xf8011000 + (x))
669d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP_HPSINTFCSEL		0xf8011210
679d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP_DDRIOCTRL		0xf8011008
689d82ef26SLoh Tien Hock #define HMC_ADP_DDRIOCTRL			0x8
699d82ef26SLoh Tien Hock #define HMC_ADP_DDRIOCTRL_IO_SIZE(x)		(((x) & 0x00000003) >> 0)
709d82ef26SLoh Tien Hock #define HMC_ADP_DDRIOCTRL_CTRL_BURST_LENGTH(x)	(((x) & 0x00003e00) >> 9)
719d82ef26SLoh Tien Hock #define ADP_DRAMADDRWIDTH			0xe0
729d82ef26SLoh Tien Hock 
739d82ef26SLoh Tien Hock #define ACT_TO_ACT_DIFF_BANK(value) (((value) & 0x00fc0000) >> 18)
749d82ef26SLoh Tien Hock #define ACT_TO_ACT(value) (((value) & 0x0003f000) >> 12)
759d82ef26SLoh Tien Hock #define ACT_TO_RDWR(value) (((value) & 0x0000003f) >> 0)
769d82ef26SLoh Tien Hock #define ACT_TO_ACT(value) (((value) & 0x0003f000) >> 12)
779d82ef26SLoh Tien Hock 
789d82ef26SLoh Tien Hock /* timing 2 */
799d82ef26SLoh Tien Hock #define RD_TO_RD_DIFF_CHIP(value) (((value) & 0x00000fc0) >> 6)
809d82ef26SLoh Tien Hock #define RD_TO_WR_DIFF_CHIP(value) (((value) & 0x3f000000) >> 24)
819d82ef26SLoh Tien Hock #define RD_TO_WR(value) (((value) & 0x00fc0000) >> 18)
829d82ef26SLoh Tien Hock #define RD_TO_PCH(value) (((value) & 0x00000fc0) >> 6)
839d82ef26SLoh Tien Hock 
849d82ef26SLoh Tien Hock /* timing 3 */
859d82ef26SLoh Tien Hock #define CALTIMING3_WR_TO_RD_DIFF_CHIP(value) (((value) & 0x0003f000) >> 12)
869d82ef26SLoh Tien Hock #define CALTIMING3_WR_TO_RD(value) (((value) & 0x00000fc0) >> 6)
879d82ef26SLoh Tien Hock 
889d82ef26SLoh Tien Hock /* timing 4 */
899d82ef26SLoh Tien Hock #define PCH_TO_VALID(value) (((value) & 0x00000fc0) >> 6)
909d82ef26SLoh Tien Hock 
919d82ef26SLoh Tien Hock #define DDRTIMING_BWRATIO_OFST		31
929d82ef26SLoh Tien Hock #define DDRTIMING_WRTORD_OFST			26
939d82ef26SLoh Tien Hock #define DDRTIMING_RDTOWR_OFST			21
949d82ef26SLoh Tien Hock #define DDRTIMING_BURSTLEN_OFST		18
959d82ef26SLoh Tien Hock #define DDRTIMING_WRTOMISS_OFST		12
969d82ef26SLoh Tien Hock #define DDRTIMING_RDTOMISS_OFST		6
979d82ef26SLoh Tien Hock #define DDRTIMING_ACTTOACT_OFST		0
989d82ef26SLoh Tien Hock 
999d82ef26SLoh Tien Hock #define ADP_DDRIOCTRL_IO_SIZE(x)	(((x) & 0x00000003) >> 0)
1009d82ef26SLoh Tien Hock 
1019d82ef26SLoh Tien Hock #define DDRMODE_AUTOPRECHARGE_OFST 1
1029d82ef26SLoh Tien Hock #define DDRMODE_BWRATIOEXTENDED_OFST 0
1039d82ef26SLoh Tien Hock 
1049d82ef26SLoh Tien Hock 
1059d82ef26SLoh Tien Hock #define S10_MPFE_IOHMC_REG_DRAMTIMING0_CFG_TCL(x) (((x) & 0x0000007f) >> 0)
1069d82ef26SLoh Tien Hock #define S10_MPFE_IOHMC_REG_CTRLCFG0_CFG_MEM_TYPE(x) (((x) & 0x0000000f) >> 0)
1079d82ef26SLoh Tien Hock 
1089d82ef26SLoh Tien Hock #define S10_CCU_CPU0_MPRT_DDR		0xf7004400
1099d82ef26SLoh Tien Hock #define S10_CCU_CPU0_MPRT_MEM0		0xf70045c0
1109d82ef26SLoh Tien Hock #define S10_CCU_CPU0_MPRT_MEM1A		0xf70045e0
1119d82ef26SLoh Tien Hock #define S10_CCU_CPU0_MPRT_MEM1B		0xf7004600
1129d82ef26SLoh Tien Hock #define S10_CCU_CPU0_MPRT_MEM1C		0xf7004620
1139d82ef26SLoh Tien Hock #define S10_CCU_CPU0_MPRT_MEM1D		0xf7004640
1149d82ef26SLoh Tien Hock #define S10_CCU_CPU0_MPRT_MEM1E		0xf7004660
1159d82ef26SLoh Tien Hock #define S10_CCU_IOM_MPRT_MEM0		0xf7018560
1169d82ef26SLoh Tien Hock #define S10_CCU_IOM_MPRT_MEM1A		0xf7018580
1179d82ef26SLoh Tien Hock #define	S10_CCU_IOM_MPRT_MEM1B		0xf70185a0
1189d82ef26SLoh Tien Hock #define	S10_CCU_IOM_MPRT_MEM1C		0xf70185c0
1199d82ef26SLoh Tien Hock #define	S10_CCU_IOM_MPRT_MEM1D		0xf70185e0
1209d82ef26SLoh Tien Hock #define	S10_CCU_IOM_MPRT_MEM1E		0xf7018600
1219d82ef26SLoh Tien Hock 
1229d82ef26SLoh Tien Hock #define S10_NOC_FW_DDR_SCR				0xf8020100
1239d82ef26SLoh Tien Hock #define S10_NOC_FW_DDR_SCR_MPUREGION0ADDR_LIMITEXT	0xf802011c
1249d82ef26SLoh Tien Hock #define S10_NOC_FW_DDR_SCR_MPUREGION0ADDR_LIMIT		0xf8020118
1259d82ef26SLoh Tien Hock #define S10_NOC_FW_DDR_SCR_NONMPUREGION0ADDR_LIMITEXT	0xf802019c
1269d82ef26SLoh Tien Hock #define S10_NOC_FW_DDR_SCR_NONMPUREGION0ADDR_LIMIT	0xf8020198
1279d82ef26SLoh Tien Hock 
1289d82ef26SLoh Tien Hock #define S10_SOC_NOC_FW_DDR_SCR_ENABLE			0xf8020100
1299d82ef26SLoh Tien Hock #define S10_CCU_NOC_DI_SET_MSK			0x10
1309d82ef26SLoh Tien Hock 
1319d82ef26SLoh Tien Hock #define S10_SYSMGR_CORE_HMC_CLK			0xffd120b4
1329d82ef26SLoh Tien Hock #define S10_SYSMGR_CORE_HMC_CLK_STATUS		0x00000001
1339d82ef26SLoh Tien Hock 
1349d82ef26SLoh Tien Hock #define S10_MPFE_IOHMC_NIOSRESERVE0_NIOS_RESERVE0(x) (((x) & 0x0000ffff) >> 0)
1359d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP_DDRIOCTRL_IO_SIZE_MSK    0x00000003
1369d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP_DDRIOCTRL_IO_SIZE_OFST    0
1379d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP_HPSINTFCSEL_ENABLE 0x001f1f1f
1389d82ef26SLoh Tien Hock #define S10_IOHMC_CTRLCFG1_ENABLE_ECC_OFST 7
1399d82ef26SLoh Tien Hock 
1409d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP_ECCCTRL1_AUTOWB_CNT_RST_SET_MSK    0x00010000
1419d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP_ECCCTRL1_CNT_RST_SET_MSK    0x00000100
1429d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP_ECCCTRL1_ECC_EN_SET_MSK    0x00000001
1439d82ef26SLoh Tien Hock 
1449d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP_ECCCTRL2_AUTOWB_EN_SET_MSK    0x00000001
1459d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP_ECCCTRL2_OVRW_RB_ECC_EN_SET_MSK    0x00010000
1469d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP_ECCCTRL2_RMW_EN_SET_MSK    0x00000100
1479d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP_DDRCALSTAT_CAL(value) (((value) & 0x00000001) >> 0)
1489d82ef26SLoh Tien Hock 
1499d82ef26SLoh Tien Hock 
1509d82ef26SLoh Tien Hock #define S10_MPFE_HMC_ADP_DDRIOCTRL_IO_SIZE(x)	(((x) & 0x00000003) >> 0)
1519d82ef26SLoh Tien Hock #define IOHMC_DRAMADDRW_CFG_BANK_ADDR_WIDTH(x) (((x) & 0x00003c00) >> 10)
1529d82ef26SLoh Tien Hock #define IOHMC_DRAMADDRW_CFG_BANK_GROUP_ADDR_WIDTH(x) (((x) & 0x0000c000) >> 14)
1539d82ef26SLoh Tien Hock #define IOHMC_DRAMADDRW_CFG_COL_ADDR_WIDTH(x) (((x) & 0x0000001f) >> 0)
1549d82ef26SLoh Tien Hock #define IOHMC_DRAMADDRW_CFG_CS_ADDR_WIDTH(x) (((x) & 0x00070000) >> 16)
1559d82ef26SLoh Tien Hock #define IOHMC_DRAMADDRW_CFG_ROW_ADDR_WIDTH(x) (((x) & 0x000003e0) >> 5)
1569d82ef26SLoh Tien Hock 
1579d82ef26SLoh Tien Hock #define S10_SDRAM_0_LB_ADDR 0x0
1589d82ef26SLoh Tien Hock 
1599d82ef26SLoh Tien Hock int init_hard_memory_controller(void);
1609d82ef26SLoh Tien Hock 
1619d82ef26SLoh Tien Hock #endif
162