xref: /rk3399_ARM-atf/plat/intel/soc/common/socfpga_delay_timer.c (revision f65bdf3a54eed8f7651761c25bf6cc7437f4474b)
1d8820789SHadi Asyrafi /*
2*f65bdf3aSBenjaminLimJL  * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved.
3d8820789SHadi Asyrafi  *
4d8820789SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
5d8820789SHadi Asyrafi  */
6d8820789SHadi Asyrafi 
7d8820789SHadi Asyrafi #include <assert.h>
8d8820789SHadi Asyrafi #include <arch_helpers.h>
9d8820789SHadi Asyrafi #include <drivers/delay_timer.h>
10d8820789SHadi Asyrafi #include <lib/mmio.h>
11*f65bdf3aSBenjaminLimJL #include "socfpga_plat_def.h"
12d8820789SHadi Asyrafi 
13d8820789SHadi Asyrafi #define SOCFPGA_GLOBAL_TIMER		0xffd01000
14d8820789SHadi Asyrafi #define SOCFPGA_GLOBAL_TIMER_EN		0x3
15d8820789SHadi Asyrafi 
16*f65bdf3aSBenjaminLimJL static timer_ops_t plat_timer_ops;
17d8820789SHadi Asyrafi /********************************************************************
18d8820789SHadi Asyrafi  * The timer delay function
19d8820789SHadi Asyrafi  ********************************************************************/
20d8820789SHadi Asyrafi static uint32_t socfpga_get_timer_value(void)
21d8820789SHadi Asyrafi {
22d8820789SHadi Asyrafi 	/*
23d8820789SHadi Asyrafi 	 * Generic delay timer implementation expects the timer to be a down
24d8820789SHadi Asyrafi 	 * counter. We apply bitwise NOT operator to the tick values returned
25d8820789SHadi Asyrafi 	 * by read_cntpct_el0() to simulate the down counter. The value is
26d8820789SHadi Asyrafi 	 * clipped from 64 to 32 bits.
27d8820789SHadi Asyrafi 	 */
28d8820789SHadi Asyrafi 	return (uint32_t)(~read_cntpct_el0());
29d8820789SHadi Asyrafi }
30d8820789SHadi Asyrafi 
31*f65bdf3aSBenjaminLimJL void socfpga_delay_timer_init_args(void)
32*f65bdf3aSBenjaminLimJL {
33*f65bdf3aSBenjaminLimJL 	plat_timer_ops.get_timer_value	= socfpga_get_timer_value;
34*f65bdf3aSBenjaminLimJL 	plat_timer_ops.clk_mult		= 1;
35*f65bdf3aSBenjaminLimJL 	plat_timer_ops.clk_div		= PLAT_SYS_COUNTER_FREQ_IN_MHZ;
36*f65bdf3aSBenjaminLimJL 
37*f65bdf3aSBenjaminLimJL 	timer_init(&plat_timer_ops);
38*f65bdf3aSBenjaminLimJL 
39*f65bdf3aSBenjaminLimJL 	NOTICE("BL31: MPU clock frequency: %d MHz\n", plat_timer_ops.clk_div);
40*f65bdf3aSBenjaminLimJL }
41d8820789SHadi Asyrafi 
42d8820789SHadi Asyrafi void socfpga_delay_timer_init(void)
43d8820789SHadi Asyrafi {
44*f65bdf3aSBenjaminLimJL 	socfpga_delay_timer_init_args();
45d8820789SHadi Asyrafi 	mmio_write_32(SOCFPGA_GLOBAL_TIMER, SOCFPGA_GLOBAL_TIMER_EN);
46811af8b7STien Hock Loh 
47811af8b7STien Hock Loh 	asm volatile("msr cntp_ctl_el0, %0" : : "r" (SOCFPGA_GLOBAL_TIMER_EN));
48811af8b7STien Hock Loh 	asm volatile("msr cntp_tval_el0, %0" : : "r" (~0));
49811af8b7STien Hock Loh 
50d8820789SHadi Asyrafi }
51