1d8820789SHadi Asyrafi /* 2f65bdf3aSBenjaminLimJL * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved. 3*b3d28508SSieu Mun Tang * Copyright (c) 2024, Altera Corporation. All rights reserved. 4d8820789SHadi Asyrafi * 5d8820789SHadi Asyrafi * SPDX-License-Identifier: BSD-3-Clause 6d8820789SHadi Asyrafi */ 7d8820789SHadi Asyrafi 8d8820789SHadi Asyrafi #include <assert.h> 9d8820789SHadi Asyrafi #include <arch_helpers.h> 10d8820789SHadi Asyrafi #include <drivers/delay_timer.h> 11d8820789SHadi Asyrafi #include <lib/mmio.h> 12f65bdf3aSBenjaminLimJL #include "socfpga_plat_def.h" 13d8820789SHadi Asyrafi 1402a9d70cSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX 1502a9d70cSSieu Mun Tang #include "agilex_clock_manager.h" 1602a9d70cSSieu Mun Tang #elif PLATFORM_MODEL == PLAT_SOCFPGA_N5X 1702a9d70cSSieu Mun Tang #include "n5x_clock_manager.h" 1802a9d70cSSieu Mun Tang #elif PLATFORM_MODEL == PLAT_SOCFPGA_STRATIX10 1902a9d70cSSieu Mun Tang #include "s10_clock_manager.h" 2002a9d70cSSieu Mun Tang #endif 2102a9d70cSSieu Mun Tang 22*b3d28508SSieu Mun Tang #define SOCFPGA_GLOBAL_TIMER PLAT_TIMER_BASE_ADDR 23d8820789SHadi Asyrafi #define SOCFPGA_GLOBAL_TIMER_EN 0x3 24d8820789SHadi Asyrafi 25f65bdf3aSBenjaminLimJL static timer_ops_t plat_timer_ops; 26d8820789SHadi Asyrafi /******************************************************************** 27d8820789SHadi Asyrafi * The timer delay function 28d8820789SHadi Asyrafi ********************************************************************/ socfpga_get_timer_value(void)29d8820789SHadi Asyrafistatic uint32_t socfpga_get_timer_value(void) 30d8820789SHadi Asyrafi { 31d8820789SHadi Asyrafi /* 32d8820789SHadi Asyrafi * Generic delay timer implementation expects the timer to be a down 33d8820789SHadi Asyrafi * counter. We apply bitwise NOT operator to the tick values returned 34d8820789SHadi Asyrafi * by read_cntpct_el0() to simulate the down counter. The value is 35d8820789SHadi Asyrafi * clipped from 64 to 32 bits. 36d8820789SHadi Asyrafi */ 37d8820789SHadi Asyrafi return (uint32_t)(~read_cntpct_el0()); 38d8820789SHadi Asyrafi } 39d8820789SHadi Asyrafi socfpga_delay_timer_init_args(void)40f65bdf3aSBenjaminLimJLvoid socfpga_delay_timer_init_args(void) 41f65bdf3aSBenjaminLimJL { 42f65bdf3aSBenjaminLimJL plat_timer_ops.get_timer_value = socfpga_get_timer_value; 43f65bdf3aSBenjaminLimJL plat_timer_ops.clk_mult = 1; 44f65bdf3aSBenjaminLimJL plat_timer_ops.clk_div = PLAT_SYS_COUNTER_FREQ_IN_MHZ; 45f65bdf3aSBenjaminLimJL 46f65bdf3aSBenjaminLimJL timer_init(&plat_timer_ops); 47f65bdf3aSBenjaminLimJL } 48d8820789SHadi Asyrafi socfpga_delay_timer_init(void)49d8820789SHadi Asyrafivoid socfpga_delay_timer_init(void) 50d8820789SHadi Asyrafi { 51f65bdf3aSBenjaminLimJL socfpga_delay_timer_init_args(); 52d8820789SHadi Asyrafi mmio_write_32(SOCFPGA_GLOBAL_TIMER, SOCFPGA_GLOBAL_TIMER_EN); 53811af8b7STien Hock Loh 54811af8b7STien Hock Loh asm volatile("msr cntp_ctl_el0, %0" : : "r" (SOCFPGA_GLOBAL_TIMER_EN)); 55811af8b7STien Hock Loh asm volatile("msr cntp_tval_el0, %0" : : "r" (~0)); 56d8820789SHadi Asyrafi } 57