xref: /rk3399_ARM-atf/plat/intel/soc/agilex5/bl2_plat_setup.c (revision e60bedd5e134e2ad996a0d21a8170caec12c2dd2)
1 /*
2  * Copyright (c) 2019-2021, ARM Limited and Contributors. All rights reserved.
3  * Copyright (c) 2019-2023, Intel Corporation. All rights reserved.
4  * Copyright (c) 2024, Altera Corporation. All rights reserved.
5  *
6  * SPDX-License-Identifier: BSD-3-Clause
7  */
8 
9 #include <assert.h>
10 #include <arch.h>
11 #include <arch_helpers.h>
12 #include <common/bl_common.h>
13 #include <common/debug.h>
14 #include <common/desc_image_load.h>
15 #include <drivers/cadence/cdns_sdmmc.h>
16 #include <drivers/generic_delay_timer.h>
17 #include <drivers/synopsys/dw_mmc.h>
18 #include <drivers/ti/uart/uart_16550.h>
19 #include <lib/mmio.h>
20 #include <lib/xlat_tables/xlat_tables_v2.h>
21 
22 #include "agilex5_clock_manager.h"
23 #include "agilex5_ddr.h"
24 #include "agilex5_memory_controller.h"
25 #include "agilex5_mmc.h"
26 #include "agilex5_pinmux.h"
27 #include "agilex5_power_manager.h"
28 #include "agilex5_system_manager.h"
29 #include "ccu/ncore_ccu.h"
30 #include "combophy/combophy.h"
31 #include "nand/nand.h"
32 #include "qspi/cadence_qspi.h"
33 #include "sdmmc/sdmmc.h"
34 #include "socfpga_emac.h"
35 #include "socfpga_f2sdram_manager.h"
36 #include "socfpga_handoff.h"
37 #include "socfpga_mailbox.h"
38 #include "socfpga_private.h"
39 #include "socfpga_reset_manager.h"
40 #include "socfpga_ros.h"
41 #include "socfpga_vab.h"
42 #include "wdt/watchdog.h"
43 
44 
45 /* Declare mmc_info */
46 static struct mmc_device_info mmc_info;
47 
48 /* Declare cadence idmac descriptor */
49 extern struct cdns_idmac_desc cdns_desc[8] __aligned(32);
50 
51 const mmap_region_t agilex_plat_mmap[] = {
52 	MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE,
53 		MT_MEMORY | MT_RW | MT_NS),
54 	MAP_REGION_FLAT(PSS_BASE, PSS_SIZE,
55 		MT_DEVICE | MT_RW | MT_NS),
56 	MAP_REGION_FLAT(MPFE_BASE, MPFE_SIZE,
57 		MT_DEVICE | MT_RW | MT_SECURE),
58 	MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE,
59 		MT_NON_CACHEABLE | MT_RW | MT_SECURE),
60 	MAP_REGION_FLAT(CCU_BASE, CCU_SIZE,
61 		MT_DEVICE | MT_RW | MT_SECURE),
62 	MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE,
63 		MT_DEVICE | MT_RW | MT_NS),
64 	MAP_REGION_FLAT(GIC_BASE, GIC_SIZE,
65 		MT_DEVICE | MT_RW | MT_SECURE),
66 	{0},
67 };
68 
69 boot_source_type boot_source = BOOT_SOURCE;
70 
71 void bl2_el3_early_platform_setup(u_register_t x0 __unused,
72 				  u_register_t x1 __unused,
73 				  u_register_t x2 __unused,
74 				  u_register_t x3 __unused)
75 {
76 	static console_t console;
77 	handoff reverse_handoff_ptr;
78 
79 	/* Enable nonsecure access for peripherals and other misc components */
80 	enable_nonsecure_access();
81 
82 	/* Bring all the required peripherals out of reset */
83 	deassert_peripheral_reset();
84 
85 	/*
86 	 * Initialize the UART console early in BL2 EL3 boot flow to get
87 	 * the error/notice messages wherever required.
88 	 */
89 	console_16550_register(PLAT_INTEL_UART_BASE, PLAT_UART_CLOCK,
90 			       PLAT_BAUDRATE, &console);
91 
92 	/* Generic delay timer init */
93 	generic_delay_timer_init();
94 
95 	socfpga_delay_timer_init();
96 
97 	/* Get the handoff data */
98 	if ((socfpga_get_handoff(&reverse_handoff_ptr)) != 0) {
99 		ERROR("SOCFPGA: Failed to get the correct handoff data\n");
100 		panic();
101 	}
102 
103 	/* Configure the pinmux */
104 	config_pinmux(&reverse_handoff_ptr);
105 
106 	/* Configure the clock manager */
107 	if ((config_clkmgr_handoff(&reverse_handoff_ptr)) != 0) {
108 		ERROR("SOCFPGA: Failed to initialize the clock manager\n");
109 		panic();
110 	}
111 
112 	/* Configure power manager PSS SRAM power gate */
113 	config_pwrmgr_handoff(&reverse_handoff_ptr);
114 
115 	/* Initialize the mailbox to enable communication between HPS and SDM */
116 	mailbox_init();
117 
118 	/* Perform a handshake with certain peripherals before issuing a reset */
119 	config_hps_hs_before_warm_reset();
120 
121 	/* TODO: watchdog init */
122 	//watchdog_init(clkmgr_get_rate(CLKMGR_WDT_CLK_ID));
123 
124 	/* Initialize the CCU module for hardware cache coherency */
125 	init_ncore_ccu();
126 
127 	socfpga_emac_init();
128 
129 	/* DDR and IOSSM driver init */
130 	agilex5_ddr_init(&reverse_handoff_ptr);
131 
132 	if (combo_phy_init(&reverse_handoff_ptr) != 0) {
133 		ERROR("SOCFPGA: Combo Phy initialization failed\n");
134 	}
135 
136 	/* Enable FPGA bridges as required */
137 	if (!intel_mailbox_is_fpga_not_ready()) {
138 		socfpga_bridges_enable(SOC2FPGA_MASK | LWHPS2FPGA_MASK |
139 				       FPGA2SOC_MASK | F2SDRAM0_MASK);
140 	}
141 }
142 
143 void bl2_el3_plat_arch_setup(void)
144 {
145 	handoff reverse_handoff_ptr;
146 	unsigned long offset = 0;
147 
148 	struct cdns_sdmmc_params params = EMMC_INIT_PARAMS((uintptr_t) &cdns_desc,
149 							   clkmgr_get_rate(CLKMGR_SDMMC_CLK_ID));
150 
151 	mmc_info.mmc_dev_type = MMC_DEVICE_TYPE;
152 	mmc_info.ocr_voltage = OCR_3_3_3_4 | OCR_3_2_3_3;
153 
154 	/* Request ownership and direct access to QSPI */
155 	mailbox_hps_qspi_enable();
156 
157 	switch (boot_source) {
158 	case BOOT_SOURCE_SDMMC:
159 		NOTICE("SDMMC boot\n");
160 		sdmmc_init(&reverse_handoff_ptr, &params, &mmc_info);
161 		socfpga_io_setup(boot_source, PLAT_SDMMC_DATA_BASE);
162 		break;
163 
164 	case BOOT_SOURCE_QSPI:
165 		NOTICE("QSPI boot\n");
166 		cad_qspi_init(0, QSPI_CONFIG_CPHA, QSPI_CONFIG_CPOL,
167 			QSPI_CONFIG_CSDA, QSPI_CONFIG_CSDADS,
168 			QSPI_CONFIG_CSEOT, QSPI_CONFIG_CSSOT, 0);
169 		if (ros_qspi_get_ssbl_offset(&offset) != ROS_RET_OK) {
170 			offset = PLAT_QSPI_DATA_BASE;
171 		}
172 		socfpga_io_setup(boot_source, offset);
173 		break;
174 
175 	case BOOT_SOURCE_NAND:
176 		NOTICE("NAND boot\n");
177 		nand_init(&reverse_handoff_ptr);
178 		socfpga_io_setup(boot_source, PLAT_NAND_DATA_BASE);
179 		break;
180 
181 	default:
182 		ERROR("Unsupported boot source\n");
183 		panic();
184 		break;
185 	}
186 }
187 
188 uint32_t get_spsr_for_bl33_entry(void)
189 {
190 	unsigned long el_status;
191 	unsigned int mode;
192 	uint32_t spsr;
193 
194 	/* Figure out what mode we enter the non-secure world in */
195 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
196 	el_status &= ID_AA64PFR0_ELX_MASK;
197 
198 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
199 
200 	/*
201 	 * TODO: Consider the possibility of specifying the SPSR in
202 	 * the FIP ToC and allowing the platform to have a say as
203 	 * well.
204 	 */
205 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
206 	return spsr;
207 }
208 
209 int bl2_plat_handle_post_image_load(unsigned int image_id)
210 {
211 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
212 
213 	assert(bl_mem_params);
214 
215 #if SOCFPGA_SECURE_VAB_AUTH
216 	/*
217 	 * VAB Authentication start here.
218 	 * If failed to authenticate, shall not proceed to process BL31 and hang.
219 	 */
220 	int ret = 0;
221 
222 	ret = socfpga_vab_init(image_id);
223 	if (ret < 0) {
224 		ERROR("SOCFPGA VAB Authentication failed\n");
225 		wfi();
226 	}
227 #endif
228 
229 	switch (image_id) {
230 	case BL33_IMAGE_ID:
231 		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
232 		bl_mem_params->ep_info.spsr = get_spsr_for_bl33_entry();
233 		break;
234 	default:
235 		break;
236 	}
237 
238 	return 0;
239 }
240 
241 /*******************************************************************************
242  * Perform any BL3-1 platform setup code
243  ******************************************************************************/
244 void bl2_platform_setup(void)
245 {
246 }
247