xref: /rk3399_ARM-atf/plat/intel/soc/agilex5/bl2_plat_setup.c (revision 7623e085cb5396054b72f1ea3f02e8c7a34568b5)
1 /*
2  * Copyright (c) 2019-2021, ARM Limited and Contributors. All rights reserved.
3  * Copyright (c) 2019-2023, Intel Corporation. All rights reserved.
4  * Copyright (c) 2024, Altera Corporation. All rights reserved.
5  *
6  * SPDX-License-Identifier: BSD-3-Clause
7  */
8 
9 #include <assert.h>
10 #include <arch.h>
11 #include <arch_helpers.h>
12 #include <common/bl_common.h>
13 #include <common/debug.h>
14 #include <common/desc_image_load.h>
15 #include <drivers/cadence/cdns_sdmmc.h>
16 #include <drivers/generic_delay_timer.h>
17 #include <drivers/synopsys/dw_mmc.h>
18 #include <drivers/ti/uart/uart_16550.h>
19 #include <lib/mmio.h>
20 #include <lib/xlat_tables/xlat_tables_v2.h>
21 
22 #include "agilex5_clock_manager.h"
23 #include "agilex5_ddr.h"
24 #include "agilex5_memory_controller.h"
25 #include "agilex5_mmc.h"
26 #include "agilex5_pinmux.h"
27 #include "agilex5_power_manager.h"
28 #include "agilex5_system_manager.h"
29 #include "ccu/ncore_ccu.h"
30 #include "combophy/combophy.h"
31 #include "nand/nand.h"
32 #include "qspi/cadence_qspi.h"
33 #include "sdmmc/sdmmc.h"
34 #include "socfpga_emac.h"
35 #include "socfpga_f2sdram_manager.h"
36 #include "socfpga_handoff.h"
37 #include "socfpga_mailbox.h"
38 #include "socfpga_private.h"
39 #include "socfpga_reset_manager.h"
40 #include "socfpga_ros.h"
41 #include "socfpga_vab.h"
42 #include "wdt/watchdog.h"
43 
44 
45 /* Declare mmc_info */
46 static struct mmc_device_info mmc_info;
47 
48 /* Declare cadence idmac descriptor */
49 extern struct cdns_idmac_desc cdns_desc[8] __aligned(32);
50 
51 const mmap_region_t agilex_plat_mmap[] = {
52 	MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE,
53 		MT_MEMORY | MT_RW | MT_NS),
54 	MAP_REGION_FLAT(PSS_BASE, PSS_SIZE,
55 		MT_DEVICE | MT_RW | MT_NS),
56 	MAP_REGION_FLAT(MPFE_BASE, MPFE_SIZE,
57 		MT_DEVICE | MT_RW | MT_SECURE),
58 	MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE,
59 		MT_NON_CACHEABLE | MT_RW | MT_SECURE),
60 	MAP_REGION_FLAT(CCU_BASE, CCU_SIZE,
61 		MT_DEVICE | MT_RW | MT_SECURE),
62 	MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE,
63 		MT_DEVICE | MT_RW | MT_NS),
64 	MAP_REGION_FLAT(GIC_BASE, GIC_SIZE,
65 		MT_DEVICE | MT_RW | MT_SECURE),
66 	{0},
67 };
68 
69 boot_source_type boot_source = BOOT_SOURCE;
70 
71 void bl2_el3_early_platform_setup(u_register_t x0 __unused,
72 				  u_register_t x1 __unused,
73 				  u_register_t x2 __unused,
74 				  u_register_t x3 __unused)
75 {
76 	static console_t console;
77 	handoff reverse_handoff_ptr;
78 
79 	/* Enable nonsecure access for peripherals and other misc components */
80 	enable_nonsecure_access();
81 
82 	/* Bring all the required peripherals out of reset */
83 	deassert_peripheral_reset();
84 
85 	/*
86 	 * Initialize the UART console early in BL2 EL3 boot flow to get
87 	 * the error/notice messages wherever required.
88 	 */
89 	console_16550_register(PLAT_INTEL_UART_BASE, PLAT_UART_CLOCK,
90 			       PLAT_BAUDRATE, &console);
91 
92 	/* Generic delay timer init */
93 	generic_delay_timer_init();
94 
95 	socfpga_delay_timer_init();
96 
97 	/* Get the handoff data */
98 	if ((socfpga_get_handoff(&reverse_handoff_ptr)) != 0) {
99 		ERROR("SOCFPGA: Failed to get the correct handoff data\n");
100 		panic();
101 	}
102 
103 	/* Configure the pinmux */
104 	config_pinmux(&reverse_handoff_ptr);
105 
106 	/* Configure OCRAM to NON SECURE ACCESS */
107 	mmio_write_32(OCRAM_REGION_0_REG_BASE, OCRAM_NON_SECURE_ENABLE);
108 	mmio_write_32(SOCFPGA_L4_PER_SCR_REG_BASE + SOCFPGA_SDMMC_SECU_BIT,
109 		SOCFPGA_SDMMC_SECU_BIT_ENABLE);
110 	mmio_write_32(SOCFPGA_L4_SYS_SCR_REG_BASE + SOCFPGA_SDMMC_SECU_BIT,
111 		SOCFPGA_SDMMC_SECU_BIT_ENABLE);
112 	mmio_write_32(SOCFPGA_LWSOC2FPGA_SCR_REG_BASE,
113 		SOCFPGA_LWSOC2FPGA_ENABLE);
114 
115 	/* Configure the clock manager */
116 	if ((config_clkmgr_handoff(&reverse_handoff_ptr)) != 0) {
117 		ERROR("SOCFPGA: Failed to initialize the clock manager\n");
118 		panic();
119 	}
120 
121 	/* Configure power manager PSS SRAM power gate */
122 	config_pwrmgr_handoff(&reverse_handoff_ptr);
123 
124 	/* Initialize the mailbox to enable communication between HPS and SDM */
125 	mailbox_init();
126 
127 	/* Perform a handshake with certain peripherals before issuing a reset */
128 	config_hps_hs_before_warm_reset();
129 
130 	/* TODO: watchdog init */
131 	//watchdog_init(clkmgr_get_rate(CLKMGR_WDT_CLK_ID));
132 
133 	/* Initialize the CCU module for hardware cache coherency */
134 	init_ncore_ccu();
135 
136 	socfpga_emac_init();
137 
138 	/* DDR and IOSSM driver init */
139 	agilex5_ddr_init(&reverse_handoff_ptr);
140 
141 	if (combo_phy_init(&reverse_handoff_ptr) != 0) {
142 		ERROR("SOCFPGA: Combo Phy initialization failed\n");
143 	}
144 
145 	/* Enable FPGA bridges as required */
146 	if (!intel_mailbox_is_fpga_not_ready()) {
147 		socfpga_bridges_enable(SOC2FPGA_MASK | LWHPS2FPGA_MASK |
148 				       FPGA2SOC_MASK | F2SDRAM0_MASK);
149 	}
150 }
151 
152 void bl2_el3_plat_arch_setup(void)
153 {
154 	handoff reverse_handoff_ptr;
155 	unsigned long offset = 0;
156 
157 	struct cdns_sdmmc_params params = EMMC_INIT_PARAMS((uintptr_t) &cdns_desc,
158 							   clkmgr_get_rate(CLKMGR_SDMMC_CLK_ID));
159 
160 	mmc_info.mmc_dev_type = MMC_DEVICE_TYPE;
161 	mmc_info.ocr_voltage = OCR_3_3_3_4 | OCR_3_2_3_3;
162 
163 	/* Request ownership and direct access to QSPI */
164 	mailbox_hps_qspi_enable();
165 
166 	switch (boot_source) {
167 	case BOOT_SOURCE_SDMMC:
168 		NOTICE("SDMMC boot\n");
169 		cdns_mmc_init(&params, &mmc_info);
170 		socfpga_io_setup(boot_source, PLAT_SDMMC_DATA_BASE);
171 		break;
172 
173 	case BOOT_SOURCE_QSPI:
174 		NOTICE("QSPI boot\n");
175 		cad_qspi_init(0, QSPI_CONFIG_CPHA, QSPI_CONFIG_CPOL,
176 			QSPI_CONFIG_CSDA, QSPI_CONFIG_CSDADS,
177 			QSPI_CONFIG_CSEOT, QSPI_CONFIG_CSSOT, 0);
178 		if (ros_qspi_get_ssbl_offset(&offset) != ROS_RET_OK) {
179 			offset = PLAT_QSPI_DATA_BASE;
180 		}
181 		socfpga_io_setup(boot_source, offset);
182 		break;
183 
184 	case BOOT_SOURCE_NAND:
185 		NOTICE("NAND boot\n");
186 		nand_init(&reverse_handoff_ptr);
187 		socfpga_io_setup(boot_source, PLAT_NAND_DATA_BASE);
188 		break;
189 
190 	default:
191 		ERROR("Unsupported boot source\n");
192 		panic();
193 		break;
194 	}
195 }
196 
197 uint32_t get_spsr_for_bl33_entry(void)
198 {
199 	unsigned long el_status;
200 	unsigned int mode;
201 	uint32_t spsr;
202 
203 	/* Figure out what mode we enter the non-secure world in */
204 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
205 	el_status &= ID_AA64PFR0_ELX_MASK;
206 
207 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
208 
209 	/*
210 	 * TODO: Consider the possibility of specifying the SPSR in
211 	 * the FIP ToC and allowing the platform to have a say as
212 	 * well.
213 	 */
214 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
215 	return spsr;
216 }
217 
218 int bl2_plat_handle_post_image_load(unsigned int image_id)
219 {
220 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
221 
222 	assert(bl_mem_params);
223 
224 #if SOCFPGA_SECURE_VAB_AUTH
225 	/*
226 	 * VAB Authentication start here.
227 	 * If failed to authenticate, shall not proceed to process BL31 and hang.
228 	 */
229 	int ret = 0;
230 
231 	ret = socfpga_vab_init(image_id);
232 	if (ret < 0) {
233 		ERROR("SOCFPGA VAB Authentication failed\n");
234 		wfi();
235 	}
236 #endif
237 
238 	switch (image_id) {
239 	case BL33_IMAGE_ID:
240 		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
241 		bl_mem_params->ep_info.spsr = get_spsr_for_bl33_entry();
242 		break;
243 	default:
244 		break;
245 	}
246 
247 	return 0;
248 }
249 
250 /*******************************************************************************
251  * Perform any BL3-1 platform setup code
252  ******************************************************************************/
253 void bl2_platform_setup(void)
254 {
255 }
256