1 /* 2 * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved. 3 * Copyright (c) 2019-2023, Intel Corporation. All rights reserved. 4 * Copyright (c) 2024, Altera Corporation. All rights reserved. 5 * 6 * SPDX-License-Identifier: BSD-3-Clause 7 */ 8 9 #ifndef PLAT_SOCFPGA_DEF_H 10 #define PLAT_SOCFPGA_DEF_H 11 12 #include "agilex_system_manager.h" 13 #include <lib/utils_def.h> 14 #include <platform_def.h> 15 16 /* Platform Setting */ 17 #define PLATFORM_MODEL PLAT_SOCFPGA_AGILEX 18 /* 1 = Flush cache, 0 = No cache flush. 19 * Default for Agilex is No cache flush. 20 * For Agilex FP8, set to Flush cache. 21 */ 22 #define CACHE_FLUSH 0 23 #define PLAT_PRIMARY_CPU 0 24 #define PLAT_CLUSTER_ID_MPIDR_AFF_SHIFT MPIDR_AFF1_SHIFT 25 #define PLAT_CPU_ID_MPIDR_AFF_SHIFT MPIDR_AFF0_SHIFT 26 #define PLAT_TIMER_BASE_ADDR 0xFFD01000 27 28 /* FPGA config helpers */ 29 #define INTEL_SIP_SMC_FPGA_CONFIG_ADDR 0x400000 30 #define INTEL_SIP_SMC_FPGA_CONFIG_SIZE 0x2000000 31 32 /* QSPI Setting */ 33 #define CAD_QSPIDATA_OFST 0xff900000 34 #define CAD_QSPI_OFFSET 0xff8d2000 35 36 /* SDMMC Setting */ 37 # if ARM_LINUX_KERNEL_AS_BL33 38 #define SOCFPGA_MMC_BLOCK_SIZE U(32768) 39 # else 40 #define SOCFPGA_MMC_BLOCK_SIZE U(8192) 41 # endif 42 43 /* Register Mapping */ 44 #define SOCFPGA_CCU_NOC_REG_BASE 0xf7000000 45 #define SOCFPGA_F2SDRAMMGR_REG_BASE U(0xf8024000) 46 47 #define SOCFPGA_MMC_REG_BASE 0xff808000 48 #define SOCFPGA_MEMCTRL_REG_BASE 0xf8011100 49 #define SOCFPGA_RSTMGR_REG_BASE 0xffd11000 50 #define SOCFPGA_SYSMGR_REG_BASE 0xffd12000 51 #define SOCFPGA_ECC_QSPI_REG_BASE 0xffa22000 52 53 #define SOCFPGA_L4_PER_SCR_REG_BASE 0xffd21000 54 #define SOCFPGA_L4_SYS_SCR_REG_BASE 0xffd21100 55 #define SOCFPGA_SOC2FPGA_SCR_REG_BASE 0xffd21200 56 #define SOCFPGA_LWSOC2FPGA_SCR_REG_BASE 0xffd21300 57 58 /******************************************************************************* 59 * Platform memory map related constants 60 ******************************************************************************/ 61 #define DRAM_BASE (0x0) 62 #define DRAM_SIZE (0x80000000) 63 64 #define OCRAM_BASE (0xFFE00000) 65 #define OCRAM_SIZE (0x00040000) 66 67 #define MEM64_BASE (0x0100000000) 68 #define MEM64_SIZE (0x1F00000000) 69 70 #define DEVICE1_BASE (0x80000000) 71 #define DEVICE1_SIZE (0x60000000) 72 73 #define DEVICE2_BASE (0xF7000000) 74 #define DEVICE2_SIZE (0x08E00000) 75 76 #define DEVICE3_BASE (0xFFFC0000) 77 #define DEVICE3_SIZE (0x00008000) 78 79 #define DEVICE4_BASE (0x2000000000) 80 #define DEVICE4_SIZE (0x0100000000) 81 82 #define BL2_BASE (0xffe00000) 83 #define BL2_LIMIT (0xffe2b000) 84 85 #define BL31_BASE (0x1000) 86 #define BL31_LIMIT (0x81000) 87 88 /******************************************************************************* 89 * UART related constants 90 ******************************************************************************/ 91 #define PLAT_UART0_BASE (0xFFC02000) 92 #define PLAT_UART1_BASE (0xFFC02100) 93 94 /******************************************************************************* 95 * WDT related constants 96 ******************************************************************************/ 97 #define WDT_BASE (0xFFD00200) 98 99 /******************************************************************************* 100 * GIC related constants 101 ******************************************************************************/ 102 #define PLAT_GIC_BASE (0xFFFC0000) 103 #define PLAT_GICC_BASE (PLAT_GIC_BASE + 0x2000) 104 #define PLAT_GICD_BASE (PLAT_GIC_BASE + 0x1000) 105 #define PLAT_GICR_BASE 0 106 107 #define PLAT_SYS_COUNTER_FREQ_IN_TICKS (400000000) 108 #define PLAT_HZ_CONVERT_TO_MHZ (1000000) 109 110 /******************************************************************************* 111 * SDMMC related pointer function 112 ******************************************************************************/ 113 #define SDMMC_READ_BLOCKS mmc_read_blocks 114 #define SDMMC_WRITE_BLOCKS mmc_write_blocks 115 116 /******************************************************************************* 117 * sysmgr.boot_scratch_cold6 & 7 (64bit) are used to indicate L2 reset 118 * is done and HPS should trigger warm reset via RMR_EL3. 119 ******************************************************************************/ 120 #define L2_RESET_DONE_REG 0xFFD12218 121 122 /* Platform specific system counter */ 123 #define PLAT_SYS_COUNTER_FREQ_IN_MHZ U(400) 124 125 #endif /* PLAT_SOCFPGA_DEF_H */ 126