xref: /rk3399_ARM-atf/plat/intel/soc/agilex/bl2_plat_setup.c (revision 11f4f03043ef05762f4d6337804c39dc8f9af54f)
12f11d548SHadi Asyrafi /*
2*11f4f030SSieu Mun Tang  * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved.
3*11f4f030SSieu Mun Tang  * Copyright (c) 2019-2022, Intel Corporation. All rights reserved.
42f11d548SHadi Asyrafi  *
52f11d548SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
62f11d548SHadi Asyrafi  */
72f11d548SHadi Asyrafi 
82f11d548SHadi Asyrafi #include <arch.h>
92f11d548SHadi Asyrafi #include <arch_helpers.h>
1035fe7f40SSiew Chin Lim #include <assert.h>
112f11d548SHadi Asyrafi #include <common/bl_common.h>
122f11d548SHadi Asyrafi #include <common/debug.h>
132f11d548SHadi Asyrafi #include <common/desc_image_load.h>
142f11d548SHadi Asyrafi #include <drivers/generic_delay_timer.h>
152f11d548SHadi Asyrafi #include <drivers/synopsys/dw_mmc.h>
162f11d548SHadi Asyrafi #include <drivers/ti/uart/uart_16550.h>
172f11d548SHadi Asyrafi #include <lib/xlat_tables/xlat_tables.h>
182f11d548SHadi Asyrafi 
19aea772ddSTien Hock Loh #include "agilex_mmc.h"
202f11d548SHadi Asyrafi #include "agilex_clock_manager.h"
212f11d548SHadi Asyrafi #include "agilex_memory_controller.h"
222f11d548SHadi Asyrafi #include "agilex_pinmux.h"
232f11d548SHadi Asyrafi #include "ccu/ncore_ccu.h"
242f11d548SHadi Asyrafi #include "qspi/cadence_qspi.h"
25d603fd30STien Hock, Loh #include "socfpga_emac.h"
26*11f4f030SSieu Mun Tang #include "socfpga_f2sdram_manager.h"
27328718f2SHadi Asyrafi #include "socfpga_handoff.h"
28d09adcbaSHadi Asyrafi #include "socfpga_mailbox.h"
29e9b5e360SHadi Asyrafi #include "socfpga_private.h"
30391eeeefSHadi Asyrafi #include "socfpga_reset_manager.h"
3120335ca8SHadi Asyrafi #include "socfpga_system_manager.h"
322f11d548SHadi Asyrafi #include "wdt/watchdog.h"
332f11d548SHadi Asyrafi 
345cb7fc82SYann Gautier static struct mmc_device_info mmc_info;
352f11d548SHadi Asyrafi 
362f11d548SHadi Asyrafi const mmap_region_t agilex_plat_mmap[] = {
372f11d548SHadi Asyrafi 	MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE,
382f11d548SHadi Asyrafi 		MT_MEMORY | MT_RW | MT_NS),
392f11d548SHadi Asyrafi 	MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE,
402f11d548SHadi Asyrafi 		MT_DEVICE | MT_RW | MT_NS),
412f11d548SHadi Asyrafi 	MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE,
422f11d548SHadi Asyrafi 		MT_DEVICE | MT_RW | MT_SECURE),
432f11d548SHadi Asyrafi 	MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE,
442f11d548SHadi Asyrafi 		MT_NON_CACHEABLE | MT_RW | MT_SECURE),
452f11d548SHadi Asyrafi 	MAP_REGION_FLAT(DEVICE3_BASE, DEVICE3_SIZE,
462f11d548SHadi Asyrafi 		MT_DEVICE | MT_RW | MT_SECURE),
472f11d548SHadi Asyrafi 	MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE,
482f11d548SHadi Asyrafi 		MT_DEVICE | MT_RW | MT_NS),
492f11d548SHadi Asyrafi 	MAP_REGION_FLAT(DEVICE4_BASE, DEVICE4_SIZE,
502f11d548SHadi Asyrafi 		MT_DEVICE | MT_RW | MT_NS),
512f11d548SHadi Asyrafi 	{0},
522f11d548SHadi Asyrafi };
532f11d548SHadi Asyrafi 
5477fc4697SHadi Asyrafi boot_source_type boot_source = BOOT_SOURCE;
552f11d548SHadi Asyrafi 
562f11d548SHadi Asyrafi void bl2_el3_early_platform_setup(u_register_t x0, u_register_t x1,
572f11d548SHadi Asyrafi 				u_register_t x2, u_register_t x4)
582f11d548SHadi Asyrafi {
5998964f05SAndre Przywara 	static console_t console;
602f11d548SHadi Asyrafi 	handoff reverse_handoff_ptr;
612f11d548SHadi Asyrafi 
622f11d548SHadi Asyrafi 	generic_delay_timer_init();
632f11d548SHadi Asyrafi 
64328718f2SHadi Asyrafi 	if (socfpga_get_handoff(&reverse_handoff_ptr))
652f11d548SHadi Asyrafi 		return;
662f11d548SHadi Asyrafi 	config_pinmux(&reverse_handoff_ptr);
672f11d548SHadi Asyrafi 	config_clkmgr_handoff(&reverse_handoff_ptr);
682f11d548SHadi Asyrafi 
692f11d548SHadi Asyrafi 	enable_nonsecure_access();
702f11d548SHadi Asyrafi 	deassert_peripheral_reset();
712f11d548SHadi Asyrafi 	config_hps_hs_before_warm_reset();
722f11d548SHadi Asyrafi 
734e865bd2SHadi Asyrafi 	watchdog_init(get_wdt_clk());
742f11d548SHadi Asyrafi 
75447e699fSBoon Khai Ng 	console_16550_register(PLAT_INTEL_UART_BASE, get_uart_clk(),
76447e699fSBoon Khai Ng 		PLAT_BAUDRATE, &console);
772f11d548SHadi Asyrafi 
782f11d548SHadi Asyrafi 	socfpga_delay_timer_init();
792f11d548SHadi Asyrafi 	init_ncore_ccu();
80d603fd30STien Hock, Loh 	socfpga_emac_init();
812f11d548SHadi Asyrafi 	init_hard_memory_controller();
823dcb94ddSHadi Asyrafi 	mailbox_init();
83aea772ddSTien Hock Loh 	agx_mmc_init();
84f2decc76SHadi Asyrafi 
85*11f4f030SSieu Mun Tang 	if (!intel_mailbox_is_fpga_not_ready()) {
86*11f4f030SSieu Mun Tang 		socfpga_bridges_enable(SOC2FPGA_MASK | LWHPS2FPGA_MASK |
87*11f4f030SSieu Mun Tang 			FPGA2SOC_MASK);
88*11f4f030SSieu Mun Tang 	}
892f11d548SHadi Asyrafi }
902f11d548SHadi Asyrafi 
912f11d548SHadi Asyrafi 
922f11d548SHadi Asyrafi void bl2_el3_plat_arch_setup(void)
932f11d548SHadi Asyrafi {
942f11d548SHadi Asyrafi 
952f11d548SHadi Asyrafi 	const mmap_region_t bl_regions[] = {
962f11d548SHadi Asyrafi 		MAP_REGION_FLAT(BL2_BASE, BL2_END - BL2_BASE,
972f11d548SHadi Asyrafi 			MT_MEMORY | MT_RW | MT_SECURE),
982f11d548SHadi Asyrafi 		MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
992f11d548SHadi Asyrafi 			MT_CODE | MT_SECURE),
1002f11d548SHadi Asyrafi 		MAP_REGION_FLAT(BL_RO_DATA_BASE,
1012f11d548SHadi Asyrafi 			BL_RO_DATA_END - BL_RO_DATA_BASE,
1022f11d548SHadi Asyrafi 			MT_RO_DATA | MT_SECURE),
1032f11d548SHadi Asyrafi #if USE_COHERENT_MEM_BAR
1042f11d548SHadi Asyrafi 		MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
1052f11d548SHadi Asyrafi 			BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
1062f11d548SHadi Asyrafi 			MT_DEVICE | MT_RW | MT_SECURE),
1072f11d548SHadi Asyrafi #endif
1082f11d548SHadi Asyrafi 		{0},
1092f11d548SHadi Asyrafi 	};
1102f11d548SHadi Asyrafi 
1112f11d548SHadi Asyrafi 	setup_page_tables(bl_regions, agilex_plat_mmap);
1122f11d548SHadi Asyrafi 
1132f11d548SHadi Asyrafi 	enable_mmu_el3(0);
1142f11d548SHadi Asyrafi 
1154e865bd2SHadi Asyrafi 	dw_mmc_params_t params = EMMC_INIT_PARAMS(0x100000, get_mmc_clk());
1162f11d548SHadi Asyrafi 
1175cb7fc82SYann Gautier 	mmc_info.mmc_dev_type = MMC_IS_SD;
1185cb7fc82SYann Gautier 	mmc_info.ocr_voltage = OCR_3_3_3_4 | OCR_3_2_3_3;
1192f11d548SHadi Asyrafi 
120000267beSAbdul Halim, Muhammad Hadi Asyrafi 	/* Request ownership and direct access to QSPI */
121000267beSAbdul Halim, Muhammad Hadi Asyrafi 	mailbox_hps_qspi_enable();
122000267beSAbdul Halim, Muhammad Hadi Asyrafi 
1232f11d548SHadi Asyrafi 	switch (boot_source) {
1242f11d548SHadi Asyrafi 	case BOOT_SOURCE_SDMMC:
1255cb7fc82SYann Gautier 		dw_mmc_init(&params, &mmc_info);
1262f11d548SHadi Asyrafi 		socfpga_io_setup(boot_source);
1272f11d548SHadi Asyrafi 		break;
1282f11d548SHadi Asyrafi 
1292f11d548SHadi Asyrafi 	case BOOT_SOURCE_QSPI:
1302f11d548SHadi Asyrafi 		cad_qspi_init(0, QSPI_CONFIG_CPHA, QSPI_CONFIG_CPOL,
1312f11d548SHadi Asyrafi 			QSPI_CONFIG_CSDA, QSPI_CONFIG_CSDADS,
1322f11d548SHadi Asyrafi 			QSPI_CONFIG_CSEOT, QSPI_CONFIG_CSSOT, 0);
1332f11d548SHadi Asyrafi 		socfpga_io_setup(boot_source);
1342f11d548SHadi Asyrafi 		break;
1352f11d548SHadi Asyrafi 
1362f11d548SHadi Asyrafi 	default:
1372f11d548SHadi Asyrafi 		ERROR("Unsupported boot source\n");
1382f11d548SHadi Asyrafi 		panic();
1392f11d548SHadi Asyrafi 		break;
1402f11d548SHadi Asyrafi 	}
1412f11d548SHadi Asyrafi }
1422f11d548SHadi Asyrafi 
1432f11d548SHadi Asyrafi uint32_t get_spsr_for_bl33_entry(void)
1442f11d548SHadi Asyrafi {
1452f11d548SHadi Asyrafi 	unsigned long el_status;
1462f11d548SHadi Asyrafi 	unsigned int mode;
1472f11d548SHadi Asyrafi 	uint32_t spsr;
1482f11d548SHadi Asyrafi 
1492f11d548SHadi Asyrafi 	/* Figure out what mode we enter the non-secure world in */
1502f11d548SHadi Asyrafi 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
1512f11d548SHadi Asyrafi 	el_status &= ID_AA64PFR0_ELX_MASK;
1522f11d548SHadi Asyrafi 
1532f11d548SHadi Asyrafi 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
1542f11d548SHadi Asyrafi 
1552f11d548SHadi Asyrafi 	/*
1562f11d548SHadi Asyrafi 	 * TODO: Consider the possibility of specifying the SPSR in
1572f11d548SHadi Asyrafi 	 * the FIP ToC and allowing the platform to have a say as
1582f11d548SHadi Asyrafi 	 * well.
1592f11d548SHadi Asyrafi 	 */
1602f11d548SHadi Asyrafi 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
1612f11d548SHadi Asyrafi 	return spsr;
1622f11d548SHadi Asyrafi }
1632f11d548SHadi Asyrafi 
1642f11d548SHadi Asyrafi 
1652f11d548SHadi Asyrafi int bl2_plat_handle_post_image_load(unsigned int image_id)
1662f11d548SHadi Asyrafi {
1672f11d548SHadi Asyrafi 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
1682f11d548SHadi Asyrafi 
16935fe7f40SSiew Chin Lim 	assert(bl_mem_params);
17035fe7f40SSiew Chin Lim 
1712f11d548SHadi Asyrafi 	switch (image_id) {
1722f11d548SHadi Asyrafi 	case BL33_IMAGE_ID:
1732f11d548SHadi Asyrafi 		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
1742f11d548SHadi Asyrafi 		bl_mem_params->ep_info.spsr = get_spsr_for_bl33_entry();
1752f11d548SHadi Asyrafi 		break;
1762f11d548SHadi Asyrafi 	default:
1772f11d548SHadi Asyrafi 		break;
1782f11d548SHadi Asyrafi 	}
1792f11d548SHadi Asyrafi 
1802f11d548SHadi Asyrafi 	return 0;
1812f11d548SHadi Asyrafi }
1822f11d548SHadi Asyrafi 
1832f11d548SHadi Asyrafi /*******************************************************************************
1842f11d548SHadi Asyrafi  * Perform any BL3-1 platform setup code
1852f11d548SHadi Asyrafi  ******************************************************************************/
1862f11d548SHadi Asyrafi void bl2_platform_setup(void)
1872f11d548SHadi Asyrafi {
1882f11d548SHadi Asyrafi }
1892f11d548SHadi Asyrafi 
190