xref: /rk3399_ARM-atf/plat/imx/imx8m/imx8mq/include/platform_def.h (revision 10ecd58093a34e95e2dfad65b1180610f29397cc)
1 /*
2  * Copyright (c) 2018-2022, ARM Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #include <lib/utils_def.h>
8 #include <plat/common/common_def.h>
9 
10 #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
11 #define PLATFORM_LINKER_ARCH		aarch64
12 
13 #define PLATFORM_STACK_SIZE		0xb00
14 #define CACHE_WRITEBACK_GRANULE		64
15 
16 #define PLAT_PRIMARY_CPU		U(0x0)
17 #define PLATFORM_MAX_CPU_PER_CLUSTER	U(4)
18 #define PLATFORM_CLUSTER_COUNT		U(1)
19 #define PLATFORM_CLUSTER0_CORE_COUNT	U(4)
20 #define PLATFORM_CLUSTER1_CORE_COUNT	U(0)
21 #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER0_CORE_COUNT)
22 
23 #define IMX_PWR_LVL0			MPIDR_AFFLVL0
24 #define IMX_PWR_LVL1			MPIDR_AFFLVL1
25 #define IMX_PWR_LVL2			MPIDR_AFFLVL2
26 
27 #define PWR_DOMAIN_AT_MAX_LVL		U(1)
28 #define PLAT_MAX_PWR_LVL		U(2)
29 #define PLAT_MAX_OFF_STATE		U(4)
30 #define PLAT_MAX_RET_STATE		U(1)
31 
32 #define PLAT_WAIT_RET_STATE		PLAT_MAX_RET_STATE
33 #define PLAT_WAIT_OFF_STATE		U(2)
34 #define PLAT_STOP_OFF_STATE		U(3)
35 
36 #define BL31_BASE			U(0x910000)
37 #define BL31_SIZE			SZ_64K
38 #define BL31_LIMIT			(BL31_BASE + BL31_SIZE)
39 
40 #define OCRAM_S_BASE			U(0x180000)
41 #define OCRAM_S_SIZE			SZ_32K
42 #define OCRAM_S_LIMIT			(OCRAM_S_BASE + OCRAM_S_SIZE)
43 #define BL31_NOBITS_BASE		OCRAM_S_BASE
44 #define BL31_NOBITS_LIMIT		(BL31_NOBITS_BASE + SZ_32K)
45 
46 /* non-secure uboot base */
47 #ifndef PLAT_NS_IMAGE_OFFSET
48 #define PLAT_NS_IMAGE_OFFSET		U(0x40200000)
49 #endif
50 #define BL32_FDT_OVERLAY_ADDR		(PLAT_NS_IMAGE_OFFSET + 0x3000000)
51 
52 /* GICv3 base address */
53 #define PLAT_GICD_BASE			U(0x38800000)
54 #define PLAT_GICR_BASE			U(0x38880000)
55 
56 #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ull << 32)
57 #define PLAT_PHY_ADDR_SPACE_SIZE	(1ull << 32)
58 
59 #ifdef SPD_trusty
60 #define MAX_XLAT_TABLES			5
61 #define MAX_MMAP_REGIONS		15
62 #else
63 #define MAX_XLAT_TABLES			3
64 #define MAX_MMAP_REGIONS		14
65 #endif
66 
67 #define HAB_RVT_BASE			U(0x00000880) /* HAB_RVT for i.MX8MQ */
68 
69 #define IMX_BOOT_UART_CLK_IN_HZ		25000000 /* Select 25Mhz oscillator */
70 #define PLAT_CRASH_UART_BASE		IMX_BOOT_UART_BASE
71 #define PLAT_CRASH_UART_CLK_IN_HZ	25000000
72 #define IMX_CONSOLE_BAUDRATE		115200
73 
74 #define IMX_UART1_BASE			U(0x30860000)
75 #define IMX_UART2_BASE			U(0x30890000)
76 #define IMX_UART3_BASE			U(0x30880000)
77 #define IMX_UART4_BASE			U(0x30a60000)
78 
79 #define IMX_AIPS_BASE			U(0x30200000)
80 #define IMX_AIPS_SIZE			U(0xC00000)
81 #define IMX_AIPS1_BASE			U(0x30200000)
82 #define IMX_AIPS3_ARB_BASE		U(0x30800000)
83 #define IMX_OCOTP_BASE			U(0x30350000)
84 #define IMX_ANAMIX_BASE			U(0x30360000)
85 #define IMX_CCM_BASE			U(0x30380000)
86 #define IMX_SRC_BASE			U(0x30390000)
87 #define IMX_GPC_BASE			U(0x303a0000)
88 #define IMX_RDC_BASE			U(0x303d0000)
89 #define IMX_CSU_BASE			U(0x303e0000)
90 #define IMX_WDOG_BASE			U(0x30280000)
91 #define IMX_SNVS_BASE			U(0x30370000)
92 #define IMX_NOC_BASE			U(0x32700000)
93 #define IMX_TZASC_BASE			U(0x32F80000)
94 #define IMX_CAAM_BASE			U(0x30900000)
95 #define IMX_IOMUX_GPR_BASE		U(0x30340000)
96 #define IMX_DDRC_BASE			U(0x3d400000)
97 #define IMX_DDRPHY_BASE			U(0x3c000000)
98 #define IMX_DDR_IPS_BASE		U(0x3d000000)
99 #define IMX_DDR_IPS_SIZE		U(0x1800000)
100 #define IMX_DRAM_BASE			U(0x40000000)
101 #define IMX_DRAM_SIZE			U(0xc0000000)
102 #define IMX_NS_OCRAM_BASE		U(0x900000)
103 #define IMX_NS_OCRAM_SIZE		U(0x20000)
104 #define IMX_CAAM_RAM_BASE		U(0x100000)
105 #define IMX_CAAM_RAM_SIZE		U(0x10000)
106 #define IMX_ROM_BASE			U(0x00000000)
107 #define IMX_ROM_SIZE			U(0x20000)
108 
109 #define AIPSTZ1_BASE			U(0x301f0000)
110 #define AIPSTZ2_BASE			U(0x305f0000)
111 #define AIPSTZ3_BASE			U(0x309f0000)
112 #define AIPSTZ4_BASE			U(0x32df0000)
113 
114 #define GPV_BASE			U(0x32000000)
115 #define GPV_SIZE			U(0x800000)
116 #define IMX_GIC_BASE			PLAT_GICD_BASE
117 #define IMX_GIC_SIZE			U(0x200000)
118 
119 #define WDOG_WSR			U(0x2)
120 #define WDOG_WCR_WDZST			BIT(0)
121 #define WDOG_WCR_WDBG			BIT(1)
122 #define WDOG_WCR_WDE			BIT(2)
123 #define WDOG_WCR_WDT			BIT(3)
124 #define WDOG_WCR_SRS			BIT(4)
125 #define WDOG_WCR_WDA			BIT(5)
126 #define WDOG_WCR_SRE			BIT(6)
127 #define WDOG_WCR_WDW			BIT(7)
128 
129 #define SRC_A53RCR0			U(0x4)
130 #define SRC_A53RCR1			U(0x8)
131 #define SRC_OTG1PHY_SCR			U(0x20)
132 #define SRC_OTG2PHY_SCR			U(0x24)
133 #define SRC_GPR1_OFFSET			U(0x74)
134 #define SRC_GPR10_OFFSET		U(0x98)
135 #define SRC_GPR10_PERSIST_SECONDARY_BOOT	BIT(30)
136 
137 #define SNVS_LPCR			U(0x38)
138 #define SNVS_LPCR_SRTC_ENV		BIT(0)
139 #define SNVS_LPCR_DP_EN			BIT(5)
140 #define SNVS_LPCR_TOP			BIT(6)
141 
142 #define SAVED_DRAM_TIMING_BASE		U(0x40000000)
143 
144 #define HW_DRAM_PLL_CFG0		(IMX_ANAMIX_BASE + 0x60)
145 #define HW_DRAM_PLL_CFG1		(IMX_ANAMIX_BASE + 0x64)
146 #define HW_DRAM_PLL_CFG2		(IMX_ANAMIX_BASE + 0x68)
147 #define DRAM_PLL_CTRL			HW_DRAM_PLL_CFG0
148 
149 #define IOMUXC_GPR10			U(0x28)
150 #define GPR_TZASC_EN			BIT(0)
151 #define GPR_TZASC_EN_LOCK		BIT(16)
152 
153 #define COUNTER_FREQUENCY		8333333 /* 25MHz / 3 */
154 
155 #define IMX_WDOG_B_RESET
156