xref: /rk3399_ARM-atf/plat/imx/imx8m/imx8mq/imx8mq_bl31_setup.c (revision dd108c3c1fe3f958a38ae255e57b41e5453d077f)
181136819SBai Ping /*
299475c5dSYe Li  * Copyright (c) 2018-2023, ARM Limited and Contributors. All rights reserved.
381136819SBai Ping  *
481136819SBai Ping  * SPDX-License-Identifier: BSD-3-Clause
581136819SBai Ping  */
681136819SBai Ping 
781136819SBai Ping #include <assert.h>
809d40e0eSAntonio Nino Diaz #include <stdbool.h>
909d40e0eSAntonio Nino Diaz 
1009d40e0eSAntonio Nino Diaz #include <platform_def.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1409d40e0eSAntonio Nino Diaz #include <common/debug.h>
1581136819SBai Ping #include <context.h>
1609d40e0eSAntonio Nino Diaz #include <drivers/arm/tzc380.h>
1709d40e0eSAntonio Nino Diaz #include <drivers/console.h>
18e8837b0aSJacky Bai #include <drivers/generic_delay_timer.h>
1909d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
2009d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
214f8d5b01SJi Luo #include <lib/xlat_tables/xlat_tables_v2.h>
2209d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2309d40e0eSAntonio Nino Diaz 
24*dd108c3cSJacky Bai #include <dram.h>
2581136819SBai Ping #include <gpc.h>
26ac166f64SJacky Bai #include <imx_aipstz.h>
2781136819SBai Ping #include <imx_uart.h>
282502709fSJacky Bai #include <imx8m_caam.h>
2981136819SBai Ping #include <plat_imx8.h>
3081136819SBai Ping 
31a18e3933SJi Luo #define TRUSTY_PARAMS_LEN_BYTES      (4096*2)
32a18e3933SJi Luo 
3381136819SBai Ping static const mmap_region_t imx_mmap[] = {
3481136819SBai Ping 	MAP_REGION_FLAT(GPV_BASE, GPV_SIZE, MT_DEVICE | MT_RW), /* GPV map */
3572196cbbSLeonard Crestez 	MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO), /* ROM map */
3681136819SBai Ping 	MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */
3781136819SBai Ping 	MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW), /* GIC map */
38*dd108c3cSJacky Bai 	MAP_REGION_FLAT(IMX_DDRPHY_BASE, IMX_DDR_IPS_SIZE, MT_DEVICE | MT_RW), /* DDRMIX map */
39*dd108c3cSJacky Bai 	MAP_REGION_FLAT(IMX_DRAM_BASE, IMX_DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS),
4081136819SBai Ping 	{0},
4181136819SBai Ping };
4281136819SBai Ping 
43ac166f64SJacky Bai static const struct aipstz_cfg aipstz[] = {
44ac166f64SJacky Bai 	{AIPSTZ1_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
45ac166f64SJacky Bai 	{AIPSTZ2_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
46ac166f64SJacky Bai 	{AIPSTZ3_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
47ac166f64SJacky Bai 	{AIPSTZ4_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
48ac166f64SJacky Bai 	{0},
49ac166f64SJacky Bai };
50ac166f64SJacky Bai 
5181136819SBai Ping static entry_point_info_t bl32_image_ep_info;
5281136819SBai Ping static entry_point_info_t bl33_image_ep_info;
5381136819SBai Ping 
5472196cbbSLeonard Crestez static uint32_t imx_soc_revision;
5572196cbbSLeonard Crestez 
5672196cbbSLeonard Crestez int imx_soc_info_handler(uint32_t smc_fid, u_register_t x1, u_register_t x2,
5772196cbbSLeonard Crestez 				u_register_t x3)
5872196cbbSLeonard Crestez {
5972196cbbSLeonard Crestez 	return imx_soc_revision;
6072196cbbSLeonard Crestez }
6172196cbbSLeonard Crestez 
6272196cbbSLeonard Crestez #define ANAMIX_DIGPROG		0x6c
6372196cbbSLeonard Crestez #define ROM_SOC_INFO_A0		0x800
6472196cbbSLeonard Crestez #define ROM_SOC_INFO_B0		0x83C
6572196cbbSLeonard Crestez #define OCOTP_SOC_INFO_B1	0x40
6672196cbbSLeonard Crestez 
6772196cbbSLeonard Crestez static void imx8mq_soc_info_init(void)
6872196cbbSLeonard Crestez {
6972196cbbSLeonard Crestez 	uint32_t rom_version;
7072196cbbSLeonard Crestez 	uint32_t ocotp_val;
7172196cbbSLeonard Crestez 
7272196cbbSLeonard Crestez 	imx_soc_revision = mmio_read_32(IMX_ANAMIX_BASE + ANAMIX_DIGPROG);
7372196cbbSLeonard Crestez 	rom_version = mmio_read_8(IMX_ROM_BASE + ROM_SOC_INFO_A0);
7472196cbbSLeonard Crestez 	if (rom_version == 0x10)
7572196cbbSLeonard Crestez 		return;
7672196cbbSLeonard Crestez 
7772196cbbSLeonard Crestez 	rom_version = mmio_read_8(IMX_ROM_BASE + ROM_SOC_INFO_B0);
7872196cbbSLeonard Crestez 	if (rom_version == 0x20) {
7972196cbbSLeonard Crestez 		imx_soc_revision &= ~0xff;
8072196cbbSLeonard Crestez 		imx_soc_revision |= rom_version;
8172196cbbSLeonard Crestez 		return;
8272196cbbSLeonard Crestez 	}
8372196cbbSLeonard Crestez 
8472196cbbSLeonard Crestez 	/* 0xff0055aa is magic number for B1 */
8572196cbbSLeonard Crestez 	ocotp_val = mmio_read_32(IMX_OCOTP_BASE + OCOTP_SOC_INFO_B1);
8672196cbbSLeonard Crestez 	if (ocotp_val == 0xff0055aa) {
8772196cbbSLeonard Crestez 		imx_soc_revision &= ~0xff;
8899475c5dSYe Li 		if (rom_version == 0x22) {
8999475c5dSYe Li 			imx_soc_revision |= 0x22;
9099475c5dSYe Li 		} else {
9172196cbbSLeonard Crestez 			imx_soc_revision |= 0x21;
9299475c5dSYe Li 		}
9372196cbbSLeonard Crestez 		return;
9472196cbbSLeonard Crestez 	}
9572196cbbSLeonard Crestez }
9672196cbbSLeonard Crestez 
9781136819SBai Ping /* get SPSR for BL33 entry */
9881136819SBai Ping static uint32_t get_spsr_for_bl33_entry(void)
9981136819SBai Ping {
10081136819SBai Ping 	unsigned long el_status;
10181136819SBai Ping 	unsigned long mode;
10281136819SBai Ping 	uint32_t spsr;
10381136819SBai Ping 
10481136819SBai Ping 	/* figure out what mode we enter the non-secure world */
10581136819SBai Ping 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
10681136819SBai Ping 	el_status &= ID_AA64PFR0_ELX_MASK;
10781136819SBai Ping 
10881136819SBai Ping 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
10981136819SBai Ping 
11081136819SBai Ping 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
11181136819SBai Ping 	return spsr;
11281136819SBai Ping }
11381136819SBai Ping 
11481136819SBai Ping static void bl31_tz380_setup(void)
11581136819SBai Ping {
11681136819SBai Ping 	unsigned int val;
11781136819SBai Ping 
11881136819SBai Ping 	val = mmio_read_32(IMX_IOMUX_GPR_BASE + IOMUXC_GPR10);
11981136819SBai Ping 	if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
12081136819SBai Ping 		return;
12181136819SBai Ping 
12281136819SBai Ping 	tzc380_init(IMX_TZASC_BASE);
12381136819SBai Ping 	/*
12481136819SBai Ping 	 * Need to substact offset 0x40000000 from CPU address when
12581136819SBai Ping 	 * programming tzasc region for i.mx8mq. Enable 1G-5G S/NS RW
12681136819SBai Ping 	 */
12781136819SBai Ping 	tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
12881136819SBai Ping 				TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
12981136819SBai Ping }
13081136819SBai Ping 
13181136819SBai Ping void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
13281136819SBai Ping 			u_register_t arg2, u_register_t arg3)
13381136819SBai Ping {
13436be1086SLucas Stach 	static console_t console;
13581136819SBai Ping 	int i;
13681136819SBai Ping 	/* enable CSU NS access permission */
13781136819SBai Ping 	for (i = 0; i < 64; i++) {
13881136819SBai Ping 		mmio_write_32(IMX_CSU_BASE + i * 4, 0xffffffff);
13981136819SBai Ping 	}
14081136819SBai Ping 
141ac166f64SJacky Bai 	imx_aipstz_init(aipstz);
142ac166f64SJacky Bai 
1432e8ab4f5SAnson Huang 	console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
14481136819SBai Ping 		IMX_CONSOLE_BAUDRATE, &console);
14536be1086SLucas Stach 	/* This console is only used for boot stage */
14636be1086SLucas Stach 	console_set_scope(&console, CONSOLE_FLAG_BOOT);
147901d74b2SAndrey Zhizhikin 
148901d74b2SAndrey Zhizhikin 	imx8m_caam_init();
149901d74b2SAndrey Zhizhikin 
15081136819SBai Ping 	/*
15181136819SBai Ping 	 * tell BL3-1 where the non-secure software image is located
15281136819SBai Ping 	 * and the entry state information.
15381136819SBai Ping 	 */
15481136819SBai Ping 	bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
15581136819SBai Ping 	bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
15681136819SBai Ping 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
15781136819SBai Ping 
158a18e3933SJi Luo #if defined(SPD_opteed) || defined(SPD_trusty)
159abb6fee6SJacky Bai 	/* Populate entry point information for BL32 */
160abb6fee6SJacky Bai 	SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
161abb6fee6SJacky Bai 	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
162abb6fee6SJacky Bai 	bl32_image_ep_info.pc = BL32_BASE;
163abb6fee6SJacky Bai 	bl32_image_ep_info.spsr = 0;
164abb6fee6SJacky Bai 
165abb6fee6SJacky Bai 	/* Pass TEE base and size to bl33 */
166abb6fee6SJacky Bai 	bl33_image_ep_info.args.arg1 = BL32_BASE;
167abb6fee6SJacky Bai 	bl33_image_ep_info.args.arg2 = BL32_SIZE;
168023750c6SSilvano di Ninno 
169023750c6SSilvano di Ninno #ifdef SPD_trusty
170023750c6SSilvano di Ninno 	bl32_image_ep_info.args.arg0 = BL32_SIZE;
171023750c6SSilvano di Ninno 	bl32_image_ep_info.args.arg1 = BL32_BASE;
172023750c6SSilvano di Ninno #else
173023750c6SSilvano di Ninno 	/* Make sure memory is clean */
174023750c6SSilvano di Ninno 	mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
175023750c6SSilvano di Ninno 	bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
176023750c6SSilvano di Ninno 	bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
177023750c6SSilvano di Ninno #endif
178abb6fee6SJacky Bai #endif
179abb6fee6SJacky Bai 
18081136819SBai Ping 	bl31_tz380_setup();
18181136819SBai Ping }
18281136819SBai Ping 
18381136819SBai Ping void bl31_plat_arch_setup(void)
18481136819SBai Ping {
185c0fb8874SLucas Stach 	const mmap_region_t bl_regions[] = {
1868cfa94b7SLucas Stach 		MAP_REGION_FLAT(BL31_START, BL31_SIZE,
187c0fb8874SLucas Stach 				MT_MEMORY | MT_RW | MT_SECURE),
188c0fb8874SLucas Stach 		MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
189c0fb8874SLucas Stach 				MT_MEMORY | MT_RO | MT_SECURE),
19081136819SBai Ping #if USE_COHERENT_MEM
191c0fb8874SLucas Stach 		MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
192b05631afSJacky Bai 				BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
193c0fb8874SLucas Stach 				MT_DEVICE | MT_RW | MT_SECURE),
19481136819SBai Ping #endif
195c0fb8874SLucas Stach 		/* Map TEE memory */
196c0fb8874SLucas Stach 		MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW),
197c0fb8874SLucas Stach 		{0},
198c0fb8874SLucas Stach 	};
199c0fb8874SLucas Stach 
200c0fb8874SLucas Stach 	setup_page_tables(bl_regions, imx_mmap);
20181136819SBai Ping 	/* enable the MMU */
20281136819SBai Ping 	enable_mmu_el3(0);
20381136819SBai Ping }
20481136819SBai Ping 
20581136819SBai Ping void bl31_platform_setup(void)
20681136819SBai Ping {
207e8837b0aSJacky Bai 	generic_delay_timer_init();
208e8837b0aSJacky Bai 
20981136819SBai Ping 	/* init the GICv3 cpu and distributor interface */
21081136819SBai Ping 	plat_gic_driver_init();
21181136819SBai Ping 	plat_gic_init();
21281136819SBai Ping 
21372196cbbSLeonard Crestez 	/* determine SOC revision for erratas */
21472196cbbSLeonard Crestez 	imx8mq_soc_info_init();
21572196cbbSLeonard Crestez 
21681136819SBai Ping 	/* gpc init */
21781136819SBai Ping 	imx_gpc_init();
218*dd108c3cSJacky Bai 
219*dd108c3cSJacky Bai 	dram_info_init(SAVED_DRAM_TIMING_BASE);
22081136819SBai Ping }
22181136819SBai Ping 
22281136819SBai Ping entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
22381136819SBai Ping {
22481136819SBai Ping 	if (type == NON_SECURE)
22581136819SBai Ping 		return &bl33_image_ep_info;
22681136819SBai Ping 	if (type == SECURE)
22781136819SBai Ping 		return &bl32_image_ep_info;
22881136819SBai Ping 
22981136819SBai Ping 	return NULL;
23081136819SBai Ping }
23181136819SBai Ping 
23281136819SBai Ping unsigned int plat_get_syscnt_freq2(void)
23381136819SBai Ping {
23481136819SBai Ping 	return COUNTER_FREQUENCY;
23581136819SBai Ping }
23681136819SBai Ping 
237a18e3933SJi Luo #ifdef SPD_trusty
238a18e3933SJi Luo void plat_trusty_set_boot_args(aapcs64_params_t *args)
239a18e3933SJi Luo {
240a18e3933SJi Luo 	args->arg0 = BL32_SIZE;
241a18e3933SJi Luo 	args->arg1 = BL32_BASE;
242a18e3933SJi Luo 	args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
243a18e3933SJi Luo }
244a18e3933SJi Luo #endif
245