xref: /rk3399_ARM-atf/plat/imx/imx8m/imx8mp/imx8mp_bl2_setup.c (revision 23e15fadc34fca8aae33246348f023a6146f96c1)
1*8c824273SArunachalam Ganapathy /*
2*8c824273SArunachalam Ganapathy  * Copyright 2021 NXP
3*8c824273SArunachalam Ganapathy  * Copyright (c) 2025, Arm Limited and Contributors. All rights reserved.
4*8c824273SArunachalam Ganapathy  *
5*8c824273SArunachalam Ganapathy  * SPDX-License-Identifier: BSD-3-Clause
6*8c824273SArunachalam Ganapathy  */
7*8c824273SArunachalam Ganapathy 
8*8c824273SArunachalam Ganapathy #include <assert.h>
9*8c824273SArunachalam Ganapathy #include <stdbool.h>
10*8c824273SArunachalam Ganapathy 
11*8c824273SArunachalam Ganapathy #include <arch_helpers.h>
12*8c824273SArunachalam Ganapathy #include <common/bl_common.h>
13*8c824273SArunachalam Ganapathy #include <common/debug.h>
14*8c824273SArunachalam Ganapathy #include <common/desc_image_load.h>
15*8c824273SArunachalam Ganapathy #include <common/tbbr/tbbr_img_def.h>
16*8c824273SArunachalam Ganapathy #include <context.h>
17*8c824273SArunachalam Ganapathy #include <drivers/arm/tzc380.h>
18*8c824273SArunachalam Ganapathy #include <drivers/console.h>
19*8c824273SArunachalam Ganapathy #include <drivers/generic_delay_timer.h>
20*8c824273SArunachalam Ganapathy #include <drivers/mmc.h>
21*8c824273SArunachalam Ganapathy #include <lib/el3_runtime/context_mgmt.h>
22*8c824273SArunachalam Ganapathy #include <lib/mmio.h>
23*8c824273SArunachalam Ganapathy #include <lib/optee_utils.h>
24*8c824273SArunachalam Ganapathy #include <lib/xlat_tables/xlat_tables_v2.h>
25*8c824273SArunachalam Ganapathy 
26*8c824273SArunachalam Ganapathy #include <imx8m_caam.h>
27*8c824273SArunachalam Ganapathy #include "imx8mp_private.h"
28*8c824273SArunachalam Ganapathy #include <imx_aipstz.h>
29*8c824273SArunachalam Ganapathy #include <imx_rdc.h>
30*8c824273SArunachalam Ganapathy #include <imx_uart.h>
31*8c824273SArunachalam Ganapathy #include <plat/common/platform.h>
32*8c824273SArunachalam Ganapathy #include <plat_imx8.h>
33*8c824273SArunachalam Ganapathy #include <platform_def.h>
34*8c824273SArunachalam Ganapathy 
35*8c824273SArunachalam Ganapathy 
36*8c824273SArunachalam Ganapathy static const struct aipstz_cfg aipstz[] = {
37*8c824273SArunachalam Ganapathy 	{IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
38*8c824273SArunachalam Ganapathy 	{IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
39*8c824273SArunachalam Ganapathy 	{IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
40*8c824273SArunachalam Ganapathy 	{IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
41*8c824273SArunachalam Ganapathy 	{0},
42*8c824273SArunachalam Ganapathy };
43*8c824273SArunachalam Ganapathy 
bl2_early_platform_setup2(u_register_t arg0,u_register_t arg1,u_register_t arg2,u_register_t arg3)44*8c824273SArunachalam Ganapathy void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1,
45*8c824273SArunachalam Ganapathy 		u_register_t arg2, u_register_t arg3)
46*8c824273SArunachalam Ganapathy {
47*8c824273SArunachalam Ganapathy 	static console_t console;
48*8c824273SArunachalam Ganapathy 	unsigned int i;
49*8c824273SArunachalam Ganapathy 
50*8c824273SArunachalam Ganapathy 	/* Enable CSU NS access permission */
51*8c824273SArunachalam Ganapathy 	for (i = 0U; i < 64; i++) {
52*8c824273SArunachalam Ganapathy 		mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
53*8c824273SArunachalam Ganapathy 	}
54*8c824273SArunachalam Ganapathy 
55*8c824273SArunachalam Ganapathy 	imx_aipstz_init(aipstz);
56*8c824273SArunachalam Ganapathy 
57*8c824273SArunachalam Ganapathy 	console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
58*8c824273SArunachalam Ganapathy 		IMX_CONSOLE_BAUDRATE, &console);
59*8c824273SArunachalam Ganapathy 
60*8c824273SArunachalam Ganapathy 	generic_delay_timer_init();
61*8c824273SArunachalam Ganapathy 
62*8c824273SArunachalam Ganapathy 	/* select the CKIL source to 32K OSC */
63*8c824273SArunachalam Ganapathy 	mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
64*8c824273SArunachalam Ganapathy 
65*8c824273SArunachalam Ganapathy 	/* Open handles to a FIP image */
66*8c824273SArunachalam Ganapathy 	plat_imx_io_setup();
67*8c824273SArunachalam Ganapathy }
68*8c824273SArunachalam Ganapathy 
bl2_plat_arch_setup(void)69*8c824273SArunachalam Ganapathy void bl2_plat_arch_setup(void)
70*8c824273SArunachalam Ganapathy {
71*8c824273SArunachalam Ganapathy }
72*8c824273SArunachalam Ganapathy 
bl2_platform_setup(void)73*8c824273SArunachalam Ganapathy void bl2_platform_setup(void)
74*8c824273SArunachalam Ganapathy {
75*8c824273SArunachalam Ganapathy }
76*8c824273SArunachalam Ganapathy 
bl2_plat_handle_post_image_load(unsigned int image_id)77*8c824273SArunachalam Ganapathy int bl2_plat_handle_post_image_load(unsigned int image_id)
78*8c824273SArunachalam Ganapathy {
79*8c824273SArunachalam Ganapathy 	int err = 0;
80*8c824273SArunachalam Ganapathy 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
81*8c824273SArunachalam Ganapathy 	bl_mem_params_node_t *pager_mem_params = NULL;
82*8c824273SArunachalam Ganapathy 	bl_mem_params_node_t *paged_mem_params = NULL;
83*8c824273SArunachalam Ganapathy 
84*8c824273SArunachalam Ganapathy 	assert(bl_mem_params);
85*8c824273SArunachalam Ganapathy 
86*8c824273SArunachalam Ganapathy 	switch (image_id) {
87*8c824273SArunachalam Ganapathy 	case BL32_IMAGE_ID:
88*8c824273SArunachalam Ganapathy 		pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
89*8c824273SArunachalam Ganapathy 		assert(pager_mem_params);
90*8c824273SArunachalam Ganapathy 
91*8c824273SArunachalam Ganapathy 		paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
92*8c824273SArunachalam Ganapathy 		assert(paged_mem_params);
93*8c824273SArunachalam Ganapathy 
94*8c824273SArunachalam Ganapathy 		err = parse_optee_header(&bl_mem_params->ep_info,
95*8c824273SArunachalam Ganapathy 					 &pager_mem_params->image_info,
96*8c824273SArunachalam Ganapathy 					 &paged_mem_params->image_info);
97*8c824273SArunachalam Ganapathy 		if (err != 0) {
98*8c824273SArunachalam Ganapathy 			WARN("OPTEE header parse error.\n");
99*8c824273SArunachalam Ganapathy 		}
100*8c824273SArunachalam Ganapathy 
101*8c824273SArunachalam Ganapathy 		break;
102*8c824273SArunachalam Ganapathy 	default:
103*8c824273SArunachalam Ganapathy 		/* Do nothing in default case */
104*8c824273SArunachalam Ganapathy 		break;
105*8c824273SArunachalam Ganapathy 	}
106*8c824273SArunachalam Ganapathy 
107*8c824273SArunachalam Ganapathy 	return err;
108*8c824273SArunachalam Ganapathy }
109*8c824273SArunachalam Ganapathy 
plat_get_syscnt_freq2(void)110*8c824273SArunachalam Ganapathy unsigned int plat_get_syscnt_freq2(void)
111*8c824273SArunachalam Ganapathy {
112*8c824273SArunachalam Ganapathy 	return COUNTER_FREQUENCY;
113*8c824273SArunachalam Ganapathy }
114*8c824273SArunachalam Ganapathy 
bl2_plat_runtime_setup(void)115*8c824273SArunachalam Ganapathy void bl2_plat_runtime_setup(void)
116*8c824273SArunachalam Ganapathy {
117*8c824273SArunachalam Ganapathy 	return;
118*8c824273SArunachalam Ganapathy }
119