xref: /rk3399_ARM-atf/plat/imx/imx8m/imx8mm/imx8mm_bl31_setup.c (revision f7434fa13507b8879922bcf0c55947e9b9606404)
1179f82a2SJacky Bai /*
2d76f012eSJacky Bai  * Copyright (c) 2019-2022 ARM Limited and Contributors. All rights reserved.
3179f82a2SJacky Bai  *
4179f82a2SJacky Bai  * SPDX-License-Identifier: BSD-3-Clause
5179f82a2SJacky Bai  */
6179f82a2SJacky Bai 
7179f82a2SJacky Bai #include <assert.h>
8179f82a2SJacky Bai #include <stdbool.h>
9179f82a2SJacky Bai 
10179f82a2SJacky Bai #include <platform_def.h>
11179f82a2SJacky Bai 
12179f82a2SJacky Bai #include <arch_helpers.h>
13179f82a2SJacky Bai #include <common/bl_common.h>
14179f82a2SJacky Bai #include <common/debug.h>
15179f82a2SJacky Bai #include <context.h>
16179f82a2SJacky Bai #include <drivers/arm/tzc380.h>
17179f82a2SJacky Bai #include <drivers/console.h>
18179f82a2SJacky Bai #include <drivers/generic_delay_timer.h>
19179f82a2SJacky Bai #include <lib/el3_runtime/context_mgmt.h>
20179f82a2SJacky Bai #include <lib/mmio.h>
214f8d5b01SJi Luo #include <lib/xlat_tables/xlat_tables_v2.h>
22179f82a2SJacky Bai #include <plat/common/platform.h>
23179f82a2SJacky Bai 
24b7abf485SJacky Bai #include <dram.h>
25179f82a2SJacky Bai #include <gpc.h>
26ac166f64SJacky Bai #include <imx_aipstz.h>
27179f82a2SJacky Bai #include <imx_uart.h>
283d660799SJacky Bai #include <imx_rdc.h>
292502709fSJacky Bai #include <imx8m_caam.h>
30df730d94SMarco Felsch #include <imx8m_ccm.h>
310a76495bSJacky Bai #include <imx8m_csu.h>
328d150c95SMarco Felsch #include <imx8m_snvs.h>
3311d32b33SSascha Hauer #include <plat_common.h>
34179f82a2SJacky Bai #include <plat_imx8.h>
35179f82a2SJacky Bai 
36ff3acfe3SJi Luo #define TRUSTY_PARAMS_LEN_BYTES      (4096*2)
37ff3acfe3SJi Luo 
385941f372SAndrey Zhizhikin /*
395941f372SAndrey Zhizhikin  * Note: DRAM region is mapped with entire size available and uses MT_RW
405941f372SAndrey Zhizhikin  * attributes.
415941f372SAndrey Zhizhikin  * See details in docs/plat/imx8m.rst "High Assurance Boot (HABv4)" section
425941f372SAndrey Zhizhikin  * for explanation of this mapping scheme.
435941f372SAndrey Zhizhikin  */
44179f82a2SJacky Bai static const mmap_region_t imx_mmap[] = {
45179f82a2SJacky Bai 	MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW),
46179f82a2SJacky Bai 	MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */
47b7abf485SJacky Bai 	MAP_REGION_FLAT(OCRAM_S_BASE, OCRAM_S_SIZE, MT_DEVICE | MT_RW), /* OCRAM_S */
48b7abf485SJacky Bai 	MAP_REGION_FLAT(IMX_DDRPHY_BASE, IMX_DDR_IPS_SIZE, MT_DEVICE | MT_RW), /* DDRMIX */
4944dea544SJacky Bai 	MAP_REGION_FLAT(IMX_VPUMIX_BASE, IMX_VPUMIX_SIZE, MT_DEVICE | MT_RW), /* VPUMIX */
505941f372SAndrey Zhizhikin 	MAP_REGION_FLAT(IMX_CAAM_RAM_BASE, IMX_CAAM_RAM_SIZE, MT_MEMORY | MT_RW), /* CAMM RAM */
515941f372SAndrey Zhizhikin 	MAP_REGION_FLAT(IMX_NS_OCRAM_BASE, IMX_NS_OCRAM_SIZE, MT_MEMORY | MT_RW), /* NS OCRAM */
525941f372SAndrey Zhizhikin 	MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO), /* ROM code */
535941f372SAndrey Zhizhikin 	MAP_REGION_FLAT(IMX_DRAM_BASE, IMX_DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS), /* DRAM */
54179f82a2SJacky Bai 	{0},
55179f82a2SJacky Bai };
56179f82a2SJacky Bai 
57ac166f64SJacky Bai static const struct aipstz_cfg aipstz[] = {
58ac166f64SJacky Bai 	{IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
59ac166f64SJacky Bai 	{IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
60ac166f64SJacky Bai 	{IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
61ac166f64SJacky Bai 	{IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
62ac166f64SJacky Bai 	{0},
63ac166f64SJacky Bai };
64ac166f64SJacky Bai 
65*f7434fa1SDario Binacchi static struct imx_rdc_cfg rdc[] = {
663d660799SJacky Bai 	/* Master domain assignment */
67d76f012eSJacky Bai 	RDC_MDAn(RDC_MDA_M4, DID1),
683d660799SJacky Bai 
693d660799SJacky Bai 	/* peripherals domain permission */
70d76f012eSJacky Bai 	RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W),
71d76f012eSJacky Bai 	RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
723d660799SJacky Bai 
733d660799SJacky Bai 	/* memory region */
743d660799SJacky Bai 
753d660799SJacky Bai 	/* Sentinel */
763d660799SJacky Bai 	{0},
773d660799SJacky Bai };
783d660799SJacky Bai 
790a76495bSJacky Bai static const struct imx_csu_cfg csu_cfg[] = {
800a76495bSJacky Bai 	/* peripherals csl setting */
811156c763SStefan Kerkmann 	CSU_CSLx(CSU_CSL_RDC, CSU_SEC_LEVEL_3, LOCKED),
821156c763SStefan Kerkmann 	CSU_CSLx(CSU_CSL_TZASC, CSU_SEC_LEVEL_5, LOCKED),
831156c763SStefan Kerkmann 	CSU_CSLx(CSU_CSL_CSU, CSU_SEC_LEVEL_5, LOCKED),
840a76495bSJacky Bai 
850a76495bSJacky Bai 	/* master HP0~1 */
860a76495bSJacky Bai 
870a76495bSJacky Bai 	/* SA setting */
88f4b11e59SStefan Kerkmann 	CSU_SA(CSU_SA_M4, NON_SEC_ACCESS, LOCKED),
89f4b11e59SStefan Kerkmann 	CSU_SA(CSU_SA_SDMA1, NON_SEC_ACCESS, LOCKED),
90f4b11e59SStefan Kerkmann 	CSU_SA(CSU_SA_PCIE_CTRL1, NON_SEC_ACCESS, LOCKED),
91f4b11e59SStefan Kerkmann 	CSU_SA(CSU_SA_USB1, NON_SEC_ACCESS, LOCKED),
92f4b11e59SStefan Kerkmann 	CSU_SA(CSU_SA_USB2, NON_SEC_ACCESS, LOCKED),
93f4b11e59SStefan Kerkmann 	CSU_SA(CSU_SA_VPU, NON_SEC_ACCESS, LOCKED),
94f4b11e59SStefan Kerkmann 	CSU_SA(CSU_SA_GPU, NON_SEC_ACCESS, LOCKED),
95f4b11e59SStefan Kerkmann 	CSU_SA(CSU_SA_APBHDMA, NON_SEC_ACCESS, LOCKED),
96f4b11e59SStefan Kerkmann 	CSU_SA(CSU_SA_ENET, NON_SEC_ACCESS, LOCKED),
97f4b11e59SStefan Kerkmann 	CSU_SA(CSU_SA_USDHC1, NON_SEC_ACCESS, LOCKED),
98f4b11e59SStefan Kerkmann 	CSU_SA(CSU_SA_USDHC2, NON_SEC_ACCESS, LOCKED),
99f4b11e59SStefan Kerkmann 	CSU_SA(CSU_SA_USDHC3, NON_SEC_ACCESS, LOCKED),
100f4b11e59SStefan Kerkmann 	CSU_SA(CSU_SA_HUGO, NON_SEC_ACCESS, LOCKED),
101f4b11e59SStefan Kerkmann 	CSU_SA(CSU_SA_DAP, NON_SEC_ACCESS, LOCKED),
102f4b11e59SStefan Kerkmann 	CSU_SA(CSU_SA_SDMA2, NON_SEC_ACCESS, LOCKED),
103f4b11e59SStefan Kerkmann 	CSU_SA(CSU_SA_SDMA3, NON_SEC_ACCESS, LOCKED),
104f4b11e59SStefan Kerkmann 	CSU_SA(CSU_SA_LCDIF, NON_SEC_ACCESS, LOCKED),
105f4b11e59SStefan Kerkmann 	CSU_SA(CSU_SA_CSI, NON_SEC_ACCESS, LOCKED),
1060a76495bSJacky Bai 
1070a76495bSJacky Bai 	/* HP control setting */
1080a76495bSJacky Bai 
1090a76495bSJacky Bai 	/* Sentinel */
1100a76495bSJacky Bai 	{0}
1110a76495bSJacky Bai };
1120a76495bSJacky Bai 
113179f82a2SJacky Bai static entry_point_info_t bl32_image_ep_info;
114179f82a2SJacky Bai static entry_point_info_t bl33_image_ep_info;
115179f82a2SJacky Bai 
116179f82a2SJacky Bai /* get SPSR for BL33 entry */
117179f82a2SJacky Bai static uint32_t get_spsr_for_bl33_entry(void)
118179f82a2SJacky Bai {
119179f82a2SJacky Bai 	unsigned long el_status;
120179f82a2SJacky Bai 	unsigned long mode;
121179f82a2SJacky Bai 	uint32_t spsr;
122179f82a2SJacky Bai 
123179f82a2SJacky Bai 	/* figure out what mode we enter the non-secure world */
124179f82a2SJacky Bai 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
125179f82a2SJacky Bai 	el_status &= ID_AA64PFR0_ELX_MASK;
126179f82a2SJacky Bai 
127179f82a2SJacky Bai 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
128179f82a2SJacky Bai 
129179f82a2SJacky Bai 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
130179f82a2SJacky Bai 	return spsr;
131179f82a2SJacky Bai }
132179f82a2SJacky Bai 
133179f82a2SJacky Bai void bl31_tzc380_setup(void)
134179f82a2SJacky Bai {
135179f82a2SJacky Bai 	unsigned int val;
136179f82a2SJacky Bai 
137179f82a2SJacky Bai 	val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
138179f82a2SJacky Bai 	if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
139179f82a2SJacky Bai 		return;
140179f82a2SJacky Bai 
141179f82a2SJacky Bai 	tzc380_init(IMX_TZASC_BASE);
142179f82a2SJacky Bai 
143179f82a2SJacky Bai 	/*
144179f82a2SJacky Bai 	 * Need to substact offset 0x40000000 from CPU address when
145179f82a2SJacky Bai 	 * programming tzasc region for i.mx8mm.
146179f82a2SJacky Bai 	 */
147179f82a2SJacky Bai 
148179f82a2SJacky Bai 	/* Enable 1G-5G S/NS RW */
149179f82a2SJacky Bai 	tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
150179f82a2SJacky Bai 		TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
151179f82a2SJacky Bai }
152179f82a2SJacky Bai 
153179f82a2SJacky Bai void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
154179f82a2SJacky Bai 		u_register_t arg2, u_register_t arg3)
155179f82a2SJacky Bai {
156101f0702SMarco Felsch 	unsigned int console_base = IMX_BOOT_UART_BASE;
157d7873bcdSAndre Przywara 	static console_t console;
15811d32b33SSascha Hauer 	int i, ret;
159179f82a2SJacky Bai 
160179f82a2SJacky Bai 	/* Enable CSU NS access permission */
161179f82a2SJacky Bai 	for (i = 0; i < 64; i++) {
162179f82a2SJacky Bai 		mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
163179f82a2SJacky Bai 	}
164179f82a2SJacky Bai 
165ac166f64SJacky Bai 	imx_aipstz_init(aipstz);
166179f82a2SJacky Bai 
167df730d94SMarco Felsch 	if (console_base == 0U) {
168df730d94SMarco Felsch 		console_base = imx8m_uart_get_base();
169df730d94SMarco Felsch 	}
170df730d94SMarco Felsch 
171*f7434fa1SDario Binacchi 	imx_rdc_init(rdc, console_base);
172*f7434fa1SDario Binacchi 
173*f7434fa1SDario Binacchi 	imx_csu_init(csu_cfg);
174*f7434fa1SDario Binacchi 
175df730d94SMarco Felsch 	console_imx_uart_register(console_base, IMX_BOOT_UART_CLK_IN_HZ,
176179f82a2SJacky Bai 		IMX_CONSOLE_BAUDRATE, &console);
177179f82a2SJacky Bai 	/* This console is only used for boot stage */
178d7873bcdSAndre Przywara 	console_set_scope(&console, CONSOLE_FLAG_BOOT);
179179f82a2SJacky Bai 
180901d74b2SAndrey Zhizhikin 	imx8m_caam_init();
181901d74b2SAndrey Zhizhikin 
182179f82a2SJacky Bai 	/*
183179f82a2SJacky Bai 	 * tell BL3-1 where the non-secure software image is located
184179f82a2SJacky Bai 	 * and the entry state information.
185179f82a2SJacky Bai 	 */
186179f82a2SJacky Bai 	bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
187179f82a2SJacky Bai 	bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
188179f82a2SJacky Bai 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
189179f82a2SJacky Bai 
190ff3acfe3SJi Luo #if defined(SPD_opteed) || defined(SPD_trusty)
191abb6fee6SJacky Bai 	/* Populate entry point information for BL32 */
192abb6fee6SJacky Bai 	SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
193abb6fee6SJacky Bai 	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
194abb6fee6SJacky Bai 	bl32_image_ep_info.pc = BL32_BASE;
195abb6fee6SJacky Bai 	bl32_image_ep_info.spsr = 0;
196abb6fee6SJacky Bai 
197abb6fee6SJacky Bai 	/* Pass TEE base and size to bl33 */
198abb6fee6SJacky Bai 	bl33_image_ep_info.args.arg1 = BL32_BASE;
199abb6fee6SJacky Bai 	bl33_image_ep_info.args.arg2 = BL32_SIZE;
2009d0eed11SSilvano di Ninno 
2019d0eed11SSilvano di Ninno #ifdef SPD_trusty
2029d0eed11SSilvano di Ninno 	bl32_image_ep_info.args.arg0 = BL32_SIZE;
2039d0eed11SSilvano di Ninno 	bl32_image_ep_info.args.arg1 = BL32_BASE;
2049d0eed11SSilvano di Ninno #else
2059d0eed11SSilvano di Ninno 	/* Make sure memory is clean */
2069d0eed11SSilvano di Ninno 	mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
2079d0eed11SSilvano di Ninno 	bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
2089d0eed11SSilvano di Ninno 	bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
2099d0eed11SSilvano di Ninno #endif
210abb6fee6SJacky Bai #endif
21111d32b33SSascha Hauer 	ret = imx_bl31_params_parse(arg0, IMX_NS_OCRAM_SIZE, IMX_NS_OCRAM_BASE,
21211d32b33SSascha Hauer 				    &bl32_image_ep_info, &bl33_image_ep_info);
21311d32b33SSascha Hauer 	if (ret != 0) {
21411d32b33SSascha Hauer 		ret = imx_bl31_params_parse(arg0, IMX_TCM_BASE, IMX_TCM_SIZE,
21511d32b33SSascha Hauer 					    &bl32_image_ep_info,
21611d32b33SSascha Hauer 					    &bl33_image_ep_info);
21711d32b33SSascha Hauer 	}
218abb6fee6SJacky Bai 
2198d150c95SMarco Felsch #if !defined(SPD_opteed) && !defined(SPD_trusty)
2208d150c95SMarco Felsch 	enable_snvs_privileged_access();
2218d150c95SMarco Felsch #endif
2228d150c95SMarco Felsch 
223179f82a2SJacky Bai 	bl31_tzc380_setup();
224179f82a2SJacky Bai }
225179f82a2SJacky Bai 
226686a5bc8SMarco Felsch #define MAP_BL31_TOTAL										   \
227a8e6a2c8SMarco Felsch 	MAP_REGION_FLAT(BL31_START, BL31_SIZE, MT_MEMORY | MT_RW | MT_SECURE)
228686a5bc8SMarco Felsch #define MAP_BL31_RO										   \
229686a5bc8SMarco Felsch 	MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE)
230686a5bc8SMarco Felsch #define MAP_COHERENT_MEM									   \
231686a5bc8SMarco Felsch 	MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,	   \
232686a5bc8SMarco Felsch 			MT_DEVICE | MT_RW | MT_SECURE)
233686a5bc8SMarco Felsch #define MAP_BL32_TOTAL										   \
234686a5bc8SMarco Felsch 	MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW)
235686a5bc8SMarco Felsch 
236179f82a2SJacky Bai void bl31_plat_arch_setup(void)
237179f82a2SJacky Bai {
238686a5bc8SMarco Felsch 	const mmap_region_t bl_regions[] = {
239686a5bc8SMarco Felsch 		MAP_BL31_TOTAL,
240686a5bc8SMarco Felsch 		MAP_BL31_RO,
241179f82a2SJacky Bai #if USE_COHERENT_MEM
242686a5bc8SMarco Felsch 		MAP_COHERENT_MEM,
243179f82a2SJacky Bai #endif
2444827613cSMarco Felsch #if defined(SPD_opteed) || defined(SPD_trusty)
245ff3acfe3SJi Luo 		/* Map TEE memory */
246686a5bc8SMarco Felsch 		MAP_BL32_TOTAL,
2474827613cSMarco Felsch #endif
248686a5bc8SMarco Felsch 		{0}
249686a5bc8SMarco Felsch 	};
250ff3acfe3SJi Luo 
2510b727248SMarco Felsch 	setup_page_tables(bl_regions, imx_mmap);
252179f82a2SJacky Bai 	enable_mmu_el3(0);
253179f82a2SJacky Bai }
254179f82a2SJacky Bai 
255179f82a2SJacky Bai void bl31_platform_setup(void)
256179f82a2SJacky Bai {
257179f82a2SJacky Bai 	generic_delay_timer_init();
258179f82a2SJacky Bai 
259179f82a2SJacky Bai 	/* select the CKIL source to 32K OSC */
260179f82a2SJacky Bai 	mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
261179f82a2SJacky Bai 
262b7abf485SJacky Bai 	/* Init the dram info */
263b7abf485SJacky Bai 	dram_info_init(SAVED_DRAM_TIMING_BASE);
264b7abf485SJacky Bai 
265179f82a2SJacky Bai 	plat_gic_driver_init();
266179f82a2SJacky Bai 	plat_gic_init();
267179f82a2SJacky Bai 
268179f82a2SJacky Bai 	imx_gpc_init();
269179f82a2SJacky Bai }
270179f82a2SJacky Bai 
271179f82a2SJacky Bai entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
272179f82a2SJacky Bai {
273179f82a2SJacky Bai 	if (type == NON_SECURE)
274179f82a2SJacky Bai 		return &bl33_image_ep_info;
275179f82a2SJacky Bai 	if (type == SECURE)
276179f82a2SJacky Bai 		return &bl32_image_ep_info;
277179f82a2SJacky Bai 
278179f82a2SJacky Bai 	return NULL;
279179f82a2SJacky Bai }
280179f82a2SJacky Bai 
281179f82a2SJacky Bai unsigned int plat_get_syscnt_freq2(void)
282179f82a2SJacky Bai {
283179f82a2SJacky Bai 	return COUNTER_FREQUENCY;
284179f82a2SJacky Bai }
285ff3acfe3SJi Luo 
286ff3acfe3SJi Luo #ifdef SPD_trusty
287ff3acfe3SJi Luo void plat_trusty_set_boot_args(aapcs64_params_t *args)
288ff3acfe3SJi Luo {
289ff3acfe3SJi Luo 	args->arg0 = BL32_SIZE;
290ff3acfe3SJi Luo 	args->arg1 = BL32_BASE;
291ff3acfe3SJi Luo 	args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
292ff3acfe3SJi Luo }
293ff3acfe3SJi Luo #endif
294