xref: /rk3399_ARM-atf/plat/imx/imx8m/imx8mm/imx8mm_bl31_setup.c (revision 9d0eed111cb1294605b6d82291fef16a51d35e46)
1179f82a2SJacky Bai /*
2d76f012eSJacky Bai  * Copyright (c) 2019-2022 ARM Limited and Contributors. All rights reserved.
3179f82a2SJacky Bai  *
4179f82a2SJacky Bai  * SPDX-License-Identifier: BSD-3-Clause
5179f82a2SJacky Bai  */
6179f82a2SJacky Bai 
7179f82a2SJacky Bai #include <assert.h>
8179f82a2SJacky Bai #include <stdbool.h>
9179f82a2SJacky Bai 
10179f82a2SJacky Bai #include <platform_def.h>
11179f82a2SJacky Bai 
12179f82a2SJacky Bai #include <arch_helpers.h>
13179f82a2SJacky Bai #include <common/bl_common.h>
14179f82a2SJacky Bai #include <common/debug.h>
15179f82a2SJacky Bai #include <context.h>
16179f82a2SJacky Bai #include <drivers/arm/tzc380.h>
17179f82a2SJacky Bai #include <drivers/console.h>
18179f82a2SJacky Bai #include <drivers/generic_delay_timer.h>
19179f82a2SJacky Bai #include <lib/el3_runtime/context_mgmt.h>
20179f82a2SJacky Bai #include <lib/mmio.h>
214f8d5b01SJi Luo #include <lib/xlat_tables/xlat_tables_v2.h>
22179f82a2SJacky Bai #include <plat/common/platform.h>
23179f82a2SJacky Bai 
24179f82a2SJacky Bai #include <gpc.h>
25ac166f64SJacky Bai #include <imx_aipstz.h>
26179f82a2SJacky Bai #include <imx_uart.h>
273d660799SJacky Bai #include <imx_rdc.h>
282502709fSJacky Bai #include <imx8m_caam.h>
290a76495bSJacky Bai #include <imx8m_csu.h>
30179f82a2SJacky Bai #include <plat_imx8.h>
31179f82a2SJacky Bai 
32ff3acfe3SJi Luo #define TRUSTY_PARAMS_LEN_BYTES      (4096*2)
33ff3acfe3SJi Luo 
34179f82a2SJacky Bai static const mmap_region_t imx_mmap[] = {
35179f82a2SJacky Bai 	MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW),
36179f82a2SJacky Bai 	MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */
37179f82a2SJacky Bai 	{0},
38179f82a2SJacky Bai };
39179f82a2SJacky Bai 
40ac166f64SJacky Bai static const struct aipstz_cfg aipstz[] = {
41ac166f64SJacky Bai 	{IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
42ac166f64SJacky Bai 	{IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
43ac166f64SJacky Bai 	{IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
44ac166f64SJacky Bai 	{IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
45ac166f64SJacky Bai 	{0},
46ac166f64SJacky Bai };
47ac166f64SJacky Bai 
483d660799SJacky Bai static const struct imx_rdc_cfg rdc[] = {
493d660799SJacky Bai 	/* Master domain assignment */
50d76f012eSJacky Bai 	RDC_MDAn(RDC_MDA_M4, DID1),
513d660799SJacky Bai 
523d660799SJacky Bai 	/* peripherals domain permission */
53d76f012eSJacky Bai 	RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W),
54d76f012eSJacky Bai 	RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
553d660799SJacky Bai 
563d660799SJacky Bai 	/* memory region */
573d660799SJacky Bai 
583d660799SJacky Bai 	/* Sentinel */
593d660799SJacky Bai 	{0},
603d660799SJacky Bai };
613d660799SJacky Bai 
620a76495bSJacky Bai static const struct imx_csu_cfg csu_cfg[] = {
630a76495bSJacky Bai 	/* peripherals csl setting */
640a76495bSJacky Bai 	CSU_CSLx(0x1, CSU_SEC_LEVEL_0, UNLOCKED),
650a76495bSJacky Bai 
660a76495bSJacky Bai 	/* master HP0~1 */
670a76495bSJacky Bai 
680a76495bSJacky Bai 	/* SA setting */
690a76495bSJacky Bai 
700a76495bSJacky Bai 	/* HP control setting */
710a76495bSJacky Bai 
720a76495bSJacky Bai 	/* Sentinel */
730a76495bSJacky Bai 	{0}
740a76495bSJacky Bai };
750a76495bSJacky Bai 
76179f82a2SJacky Bai static entry_point_info_t bl32_image_ep_info;
77179f82a2SJacky Bai static entry_point_info_t bl33_image_ep_info;
78179f82a2SJacky Bai 
79179f82a2SJacky Bai /* get SPSR for BL33 entry */
80179f82a2SJacky Bai static uint32_t get_spsr_for_bl33_entry(void)
81179f82a2SJacky Bai {
82179f82a2SJacky Bai 	unsigned long el_status;
83179f82a2SJacky Bai 	unsigned long mode;
84179f82a2SJacky Bai 	uint32_t spsr;
85179f82a2SJacky Bai 
86179f82a2SJacky Bai 	/* figure out what mode we enter the non-secure world */
87179f82a2SJacky Bai 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
88179f82a2SJacky Bai 	el_status &= ID_AA64PFR0_ELX_MASK;
89179f82a2SJacky Bai 
90179f82a2SJacky Bai 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
91179f82a2SJacky Bai 
92179f82a2SJacky Bai 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
93179f82a2SJacky Bai 	return spsr;
94179f82a2SJacky Bai }
95179f82a2SJacky Bai 
96179f82a2SJacky Bai void bl31_tzc380_setup(void)
97179f82a2SJacky Bai {
98179f82a2SJacky Bai 	unsigned int val;
99179f82a2SJacky Bai 
100179f82a2SJacky Bai 	val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
101179f82a2SJacky Bai 	if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
102179f82a2SJacky Bai 		return;
103179f82a2SJacky Bai 
104179f82a2SJacky Bai 	tzc380_init(IMX_TZASC_BASE);
105179f82a2SJacky Bai 
106179f82a2SJacky Bai 	/*
107179f82a2SJacky Bai 	 * Need to substact offset 0x40000000 from CPU address when
108179f82a2SJacky Bai 	 * programming tzasc region for i.mx8mm.
109179f82a2SJacky Bai 	 */
110179f82a2SJacky Bai 
111179f82a2SJacky Bai 	/* Enable 1G-5G S/NS RW */
112179f82a2SJacky Bai 	tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
113179f82a2SJacky Bai 		TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
114179f82a2SJacky Bai }
115179f82a2SJacky Bai 
116179f82a2SJacky Bai void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
117179f82a2SJacky Bai 		u_register_t arg2, u_register_t arg3)
118179f82a2SJacky Bai {
119d7873bcdSAndre Przywara 	static console_t console;
120179f82a2SJacky Bai 	int i;
121179f82a2SJacky Bai 
122179f82a2SJacky Bai 	/* Enable CSU NS access permission */
123179f82a2SJacky Bai 	for (i = 0; i < 64; i++) {
124179f82a2SJacky Bai 		mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
125179f82a2SJacky Bai 	}
126179f82a2SJacky Bai 
127ac166f64SJacky Bai 	imx_aipstz_init(aipstz);
128179f82a2SJacky Bai 
1293d660799SJacky Bai 	imx_rdc_init(rdc);
1303d660799SJacky Bai 
1310a76495bSJacky Bai 	imx_csu_init(csu_cfg);
1320a76495bSJacky Bai 
1332502709fSJacky Bai 	imx8m_caam_init();
1342502709fSJacky Bai 
135179f82a2SJacky Bai 	console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
136179f82a2SJacky Bai 		IMX_CONSOLE_BAUDRATE, &console);
137179f82a2SJacky Bai 	/* This console is only used for boot stage */
138d7873bcdSAndre Przywara 	console_set_scope(&console, CONSOLE_FLAG_BOOT);
139179f82a2SJacky Bai 
140179f82a2SJacky Bai 	/*
141179f82a2SJacky Bai 	 * tell BL3-1 where the non-secure software image is located
142179f82a2SJacky Bai 	 * and the entry state information.
143179f82a2SJacky Bai 	 */
144179f82a2SJacky Bai 	bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
145179f82a2SJacky Bai 	bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
146179f82a2SJacky Bai 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
147179f82a2SJacky Bai 
148ff3acfe3SJi Luo #if defined(SPD_opteed) || defined(SPD_trusty)
149abb6fee6SJacky Bai 	/* Populate entry point information for BL32 */
150abb6fee6SJacky Bai 	SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
151abb6fee6SJacky Bai 	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
152abb6fee6SJacky Bai 	bl32_image_ep_info.pc = BL32_BASE;
153abb6fee6SJacky Bai 	bl32_image_ep_info.spsr = 0;
154abb6fee6SJacky Bai 
155abb6fee6SJacky Bai 	/* Pass TEE base and size to bl33 */
156abb6fee6SJacky Bai 	bl33_image_ep_info.args.arg1 = BL32_BASE;
157abb6fee6SJacky Bai 	bl33_image_ep_info.args.arg2 = BL32_SIZE;
158*9d0eed11SSilvano di Ninno 
159*9d0eed11SSilvano di Ninno #ifdef SPD_trusty
160*9d0eed11SSilvano di Ninno 	bl32_image_ep_info.args.arg0 = BL32_SIZE;
161*9d0eed11SSilvano di Ninno 	bl32_image_ep_info.args.arg1 = BL32_BASE;
162*9d0eed11SSilvano di Ninno #else
163*9d0eed11SSilvano di Ninno 	/* Make sure memory is clean */
164*9d0eed11SSilvano di Ninno 	mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
165*9d0eed11SSilvano di Ninno 	bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
166*9d0eed11SSilvano di Ninno 	bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
167*9d0eed11SSilvano di Ninno #endif
168abb6fee6SJacky Bai #endif
169abb6fee6SJacky Bai 
170179f82a2SJacky Bai 	bl31_tzc380_setup();
171179f82a2SJacky Bai }
172179f82a2SJacky Bai 
173179f82a2SJacky Bai void bl31_plat_arch_setup(void)
174179f82a2SJacky Bai {
175179f82a2SJacky Bai 	mmap_add_region(BL31_BASE, BL31_BASE, (BL31_LIMIT - BL31_BASE),
176179f82a2SJacky Bai 		MT_MEMORY | MT_RW | MT_SECURE);
177179f82a2SJacky Bai 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, (BL_CODE_END - BL_CODE_BASE),
178179f82a2SJacky Bai 		MT_MEMORY | MT_RO | MT_SECURE);
179179f82a2SJacky Bai #if USE_COHERENT_MEM
180179f82a2SJacky Bai 	mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE,
181179f82a2SJacky Bai 		(BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE),
182179f82a2SJacky Bai 		MT_DEVICE | MT_RW | MT_SECURE);
183179f82a2SJacky Bai #endif
184ff3acfe3SJi Luo 	/* Map TEE memory */
185ff3acfe3SJi Luo 	mmap_add_region(BL32_BASE, BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW);
186ff3acfe3SJi Luo 
187179f82a2SJacky Bai 	mmap_add(imx_mmap);
188179f82a2SJacky Bai 
189179f82a2SJacky Bai 	init_xlat_tables();
190179f82a2SJacky Bai 
191179f82a2SJacky Bai 	enable_mmu_el3(0);
192179f82a2SJacky Bai }
193179f82a2SJacky Bai 
194179f82a2SJacky Bai void bl31_platform_setup(void)
195179f82a2SJacky Bai {
196179f82a2SJacky Bai 	generic_delay_timer_init();
197179f82a2SJacky Bai 
198179f82a2SJacky Bai 	/* select the CKIL source to 32K OSC */
199179f82a2SJacky Bai 	mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
200179f82a2SJacky Bai 
201179f82a2SJacky Bai 	plat_gic_driver_init();
202179f82a2SJacky Bai 	plat_gic_init();
203179f82a2SJacky Bai 
204179f82a2SJacky Bai 	imx_gpc_init();
205179f82a2SJacky Bai }
206179f82a2SJacky Bai 
207179f82a2SJacky Bai entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
208179f82a2SJacky Bai {
209179f82a2SJacky Bai 	if (type == NON_SECURE)
210179f82a2SJacky Bai 		return &bl33_image_ep_info;
211179f82a2SJacky Bai 	if (type == SECURE)
212179f82a2SJacky Bai 		return &bl32_image_ep_info;
213179f82a2SJacky Bai 
214179f82a2SJacky Bai 	return NULL;
215179f82a2SJacky Bai }
216179f82a2SJacky Bai 
217179f82a2SJacky Bai unsigned int plat_get_syscnt_freq2(void)
218179f82a2SJacky Bai {
219179f82a2SJacky Bai 	return COUNTER_FREQUENCY;
220179f82a2SJacky Bai }
221ff3acfe3SJi Luo 
222ff3acfe3SJi Luo #ifdef SPD_trusty
223ff3acfe3SJi Luo void plat_trusty_set_boot_args(aapcs64_params_t *args)
224ff3acfe3SJi Luo {
225ff3acfe3SJi Luo 	args->arg0 = BL32_SIZE;
226ff3acfe3SJi Luo 	args->arg1 = BL32_BASE;
227ff3acfe3SJi Luo 	args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
228ff3acfe3SJi Luo }
229ff3acfe3SJi Luo #endif
230