xref: /rk3399_ARM-atf/plat/imx/imx8m/imx8mm/imx8mm_bl31_setup.c (revision 5941f37288a5ceac495cbdbd3e3d02f1a3c55e0a)
1179f82a2SJacky Bai /*
2d76f012eSJacky Bai  * Copyright (c) 2019-2022 ARM Limited and Contributors. All rights reserved.
3179f82a2SJacky Bai  *
4179f82a2SJacky Bai  * SPDX-License-Identifier: BSD-3-Clause
5179f82a2SJacky Bai  */
6179f82a2SJacky Bai 
7179f82a2SJacky Bai #include <assert.h>
8179f82a2SJacky Bai #include <stdbool.h>
9179f82a2SJacky Bai 
10179f82a2SJacky Bai #include <platform_def.h>
11179f82a2SJacky Bai 
12179f82a2SJacky Bai #include <arch_helpers.h>
13179f82a2SJacky Bai #include <common/bl_common.h>
14179f82a2SJacky Bai #include <common/debug.h>
15179f82a2SJacky Bai #include <context.h>
16179f82a2SJacky Bai #include <drivers/arm/tzc380.h>
17179f82a2SJacky Bai #include <drivers/console.h>
18179f82a2SJacky Bai #include <drivers/generic_delay_timer.h>
19179f82a2SJacky Bai #include <lib/el3_runtime/context_mgmt.h>
20179f82a2SJacky Bai #include <lib/mmio.h>
214f8d5b01SJi Luo #include <lib/xlat_tables/xlat_tables_v2.h>
22179f82a2SJacky Bai #include <plat/common/platform.h>
23179f82a2SJacky Bai 
24b7abf485SJacky Bai #include <dram.h>
25179f82a2SJacky Bai #include <gpc.h>
26ac166f64SJacky Bai #include <imx_aipstz.h>
27179f82a2SJacky Bai #include <imx_uart.h>
283d660799SJacky Bai #include <imx_rdc.h>
292502709fSJacky Bai #include <imx8m_caam.h>
300a76495bSJacky Bai #include <imx8m_csu.h>
31179f82a2SJacky Bai #include <plat_imx8.h>
32179f82a2SJacky Bai 
33ff3acfe3SJi Luo #define TRUSTY_PARAMS_LEN_BYTES      (4096*2)
34ff3acfe3SJi Luo 
35*5941f372SAndrey Zhizhikin /*
36*5941f372SAndrey Zhizhikin  * Note: DRAM region is mapped with entire size available and uses MT_RW
37*5941f372SAndrey Zhizhikin  * attributes.
38*5941f372SAndrey Zhizhikin  * See details in docs/plat/imx8m.rst "High Assurance Boot (HABv4)" section
39*5941f372SAndrey Zhizhikin  * for explanation of this mapping scheme.
40*5941f372SAndrey Zhizhikin  */
41179f82a2SJacky Bai static const mmap_region_t imx_mmap[] = {
42179f82a2SJacky Bai 	MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW),
43179f82a2SJacky Bai 	MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */
44b7abf485SJacky Bai 	MAP_REGION_FLAT(OCRAM_S_BASE, OCRAM_S_SIZE, MT_DEVICE | MT_RW), /* OCRAM_S */
45b7abf485SJacky Bai 	MAP_REGION_FLAT(IMX_DDRPHY_BASE, IMX_DDR_IPS_SIZE, MT_DEVICE | MT_RW), /* DDRMIX */
4644dea544SJacky Bai 	MAP_REGION_FLAT(IMX_VPUMIX_BASE, IMX_VPUMIX_SIZE, MT_DEVICE | MT_RW), /* VPUMIX */
47*5941f372SAndrey Zhizhikin 	MAP_REGION_FLAT(IMX_CAAM_RAM_BASE, IMX_CAAM_RAM_SIZE, MT_MEMORY | MT_RW), /* CAMM RAM */
48*5941f372SAndrey Zhizhikin 	MAP_REGION_FLAT(IMX_NS_OCRAM_BASE, IMX_NS_OCRAM_SIZE, MT_MEMORY | MT_RW), /* NS OCRAM */
49*5941f372SAndrey Zhizhikin 	MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO), /* ROM code */
50*5941f372SAndrey Zhizhikin 	MAP_REGION_FLAT(IMX_DRAM_BASE, IMX_DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS), /* DRAM */
51179f82a2SJacky Bai 	{0},
52179f82a2SJacky Bai };
53179f82a2SJacky Bai 
54ac166f64SJacky Bai static const struct aipstz_cfg aipstz[] = {
55ac166f64SJacky Bai 	{IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
56ac166f64SJacky Bai 	{IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
57ac166f64SJacky Bai 	{IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
58ac166f64SJacky Bai 	{IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
59ac166f64SJacky Bai 	{0},
60ac166f64SJacky Bai };
61ac166f64SJacky Bai 
623d660799SJacky Bai static const struct imx_rdc_cfg rdc[] = {
633d660799SJacky Bai 	/* Master domain assignment */
64d76f012eSJacky Bai 	RDC_MDAn(RDC_MDA_M4, DID1),
653d660799SJacky Bai 
663d660799SJacky Bai 	/* peripherals domain permission */
67d76f012eSJacky Bai 	RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W),
68d76f012eSJacky Bai 	RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
693d660799SJacky Bai 
703d660799SJacky Bai 	/* memory region */
713d660799SJacky Bai 
723d660799SJacky Bai 	/* Sentinel */
733d660799SJacky Bai 	{0},
743d660799SJacky Bai };
753d660799SJacky Bai 
760a76495bSJacky Bai static const struct imx_csu_cfg csu_cfg[] = {
770a76495bSJacky Bai 	/* peripherals csl setting */
780a76495bSJacky Bai 	CSU_CSLx(0x1, CSU_SEC_LEVEL_0, UNLOCKED),
790a76495bSJacky Bai 
800a76495bSJacky Bai 	/* master HP0~1 */
810a76495bSJacky Bai 
820a76495bSJacky Bai 	/* SA setting */
830a76495bSJacky Bai 
840a76495bSJacky Bai 	/* HP control setting */
850a76495bSJacky Bai 
860a76495bSJacky Bai 	/* Sentinel */
870a76495bSJacky Bai 	{0}
880a76495bSJacky Bai };
890a76495bSJacky Bai 
90179f82a2SJacky Bai static entry_point_info_t bl32_image_ep_info;
91179f82a2SJacky Bai static entry_point_info_t bl33_image_ep_info;
92179f82a2SJacky Bai 
93179f82a2SJacky Bai /* get SPSR for BL33 entry */
94179f82a2SJacky Bai static uint32_t get_spsr_for_bl33_entry(void)
95179f82a2SJacky Bai {
96179f82a2SJacky Bai 	unsigned long el_status;
97179f82a2SJacky Bai 	unsigned long mode;
98179f82a2SJacky Bai 	uint32_t spsr;
99179f82a2SJacky Bai 
100179f82a2SJacky Bai 	/* figure out what mode we enter the non-secure world */
101179f82a2SJacky Bai 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
102179f82a2SJacky Bai 	el_status &= ID_AA64PFR0_ELX_MASK;
103179f82a2SJacky Bai 
104179f82a2SJacky Bai 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
105179f82a2SJacky Bai 
106179f82a2SJacky Bai 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
107179f82a2SJacky Bai 	return spsr;
108179f82a2SJacky Bai }
109179f82a2SJacky Bai 
110179f82a2SJacky Bai void bl31_tzc380_setup(void)
111179f82a2SJacky Bai {
112179f82a2SJacky Bai 	unsigned int val;
113179f82a2SJacky Bai 
114179f82a2SJacky Bai 	val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
115179f82a2SJacky Bai 	if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
116179f82a2SJacky Bai 		return;
117179f82a2SJacky Bai 
118179f82a2SJacky Bai 	tzc380_init(IMX_TZASC_BASE);
119179f82a2SJacky Bai 
120179f82a2SJacky Bai 	/*
121179f82a2SJacky Bai 	 * Need to substact offset 0x40000000 from CPU address when
122179f82a2SJacky Bai 	 * programming tzasc region for i.mx8mm.
123179f82a2SJacky Bai 	 */
124179f82a2SJacky Bai 
125179f82a2SJacky Bai 	/* Enable 1G-5G S/NS RW */
126179f82a2SJacky Bai 	tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
127179f82a2SJacky Bai 		TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
128179f82a2SJacky Bai }
129179f82a2SJacky Bai 
130179f82a2SJacky Bai void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
131179f82a2SJacky Bai 		u_register_t arg2, u_register_t arg3)
132179f82a2SJacky Bai {
133d7873bcdSAndre Przywara 	static console_t console;
134179f82a2SJacky Bai 	int i;
135179f82a2SJacky Bai 
136179f82a2SJacky Bai 	/* Enable CSU NS access permission */
137179f82a2SJacky Bai 	for (i = 0; i < 64; i++) {
138179f82a2SJacky Bai 		mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
139179f82a2SJacky Bai 	}
140179f82a2SJacky Bai 
141ac166f64SJacky Bai 	imx_aipstz_init(aipstz);
142179f82a2SJacky Bai 
1433d660799SJacky Bai 	imx_rdc_init(rdc);
1443d660799SJacky Bai 
1450a76495bSJacky Bai 	imx_csu_init(csu_cfg);
1460a76495bSJacky Bai 
147179f82a2SJacky Bai 	console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
148179f82a2SJacky Bai 		IMX_CONSOLE_BAUDRATE, &console);
149179f82a2SJacky Bai 	/* This console is only used for boot stage */
150d7873bcdSAndre Przywara 	console_set_scope(&console, CONSOLE_FLAG_BOOT);
151179f82a2SJacky Bai 
152901d74b2SAndrey Zhizhikin 	imx8m_caam_init();
153901d74b2SAndrey Zhizhikin 
154179f82a2SJacky Bai 	/*
155179f82a2SJacky Bai 	 * tell BL3-1 where the non-secure software image is located
156179f82a2SJacky Bai 	 * and the entry state information.
157179f82a2SJacky Bai 	 */
158179f82a2SJacky Bai 	bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
159179f82a2SJacky Bai 	bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
160179f82a2SJacky Bai 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
161179f82a2SJacky Bai 
162ff3acfe3SJi Luo #if defined(SPD_opteed) || defined(SPD_trusty)
163abb6fee6SJacky Bai 	/* Populate entry point information for BL32 */
164abb6fee6SJacky Bai 	SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
165abb6fee6SJacky Bai 	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
166abb6fee6SJacky Bai 	bl32_image_ep_info.pc = BL32_BASE;
167abb6fee6SJacky Bai 	bl32_image_ep_info.spsr = 0;
168abb6fee6SJacky Bai 
169abb6fee6SJacky Bai 	/* Pass TEE base and size to bl33 */
170abb6fee6SJacky Bai 	bl33_image_ep_info.args.arg1 = BL32_BASE;
171abb6fee6SJacky Bai 	bl33_image_ep_info.args.arg2 = BL32_SIZE;
1729d0eed11SSilvano di Ninno 
1739d0eed11SSilvano di Ninno #ifdef SPD_trusty
1749d0eed11SSilvano di Ninno 	bl32_image_ep_info.args.arg0 = BL32_SIZE;
1759d0eed11SSilvano di Ninno 	bl32_image_ep_info.args.arg1 = BL32_BASE;
1769d0eed11SSilvano di Ninno #else
1779d0eed11SSilvano di Ninno 	/* Make sure memory is clean */
1789d0eed11SSilvano di Ninno 	mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
1799d0eed11SSilvano di Ninno 	bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
1809d0eed11SSilvano di Ninno 	bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
1819d0eed11SSilvano di Ninno #endif
182abb6fee6SJacky Bai #endif
183abb6fee6SJacky Bai 
184179f82a2SJacky Bai 	bl31_tzc380_setup();
185179f82a2SJacky Bai }
186179f82a2SJacky Bai 
187179f82a2SJacky Bai void bl31_plat_arch_setup(void)
188179f82a2SJacky Bai {
189179f82a2SJacky Bai 	mmap_add_region(BL31_BASE, BL31_BASE, (BL31_LIMIT - BL31_BASE),
190179f82a2SJacky Bai 		MT_MEMORY | MT_RW | MT_SECURE);
191179f82a2SJacky Bai 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, (BL_CODE_END - BL_CODE_BASE),
192179f82a2SJacky Bai 		MT_MEMORY | MT_RO | MT_SECURE);
193179f82a2SJacky Bai #if USE_COHERENT_MEM
194179f82a2SJacky Bai 	mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE,
195179f82a2SJacky Bai 		(BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE),
196179f82a2SJacky Bai 		MT_DEVICE | MT_RW | MT_SECURE);
197179f82a2SJacky Bai #endif
198ff3acfe3SJi Luo 	/* Map TEE memory */
199ff3acfe3SJi Luo 	mmap_add_region(BL32_BASE, BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW);
200ff3acfe3SJi Luo 
201179f82a2SJacky Bai 	mmap_add(imx_mmap);
202179f82a2SJacky Bai 
203179f82a2SJacky Bai 	init_xlat_tables();
204179f82a2SJacky Bai 
205179f82a2SJacky Bai 	enable_mmu_el3(0);
206179f82a2SJacky Bai }
207179f82a2SJacky Bai 
208179f82a2SJacky Bai void bl31_platform_setup(void)
209179f82a2SJacky Bai {
210179f82a2SJacky Bai 	generic_delay_timer_init();
211179f82a2SJacky Bai 
212179f82a2SJacky Bai 	/* select the CKIL source to 32K OSC */
213179f82a2SJacky Bai 	mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
214179f82a2SJacky Bai 
215b7abf485SJacky Bai 	/* Init the dram info */
216b7abf485SJacky Bai 	dram_info_init(SAVED_DRAM_TIMING_BASE);
217b7abf485SJacky Bai 
218179f82a2SJacky Bai 	plat_gic_driver_init();
219179f82a2SJacky Bai 	plat_gic_init();
220179f82a2SJacky Bai 
221179f82a2SJacky Bai 	imx_gpc_init();
222179f82a2SJacky Bai }
223179f82a2SJacky Bai 
224179f82a2SJacky Bai entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
225179f82a2SJacky Bai {
226179f82a2SJacky Bai 	if (type == NON_SECURE)
227179f82a2SJacky Bai 		return &bl33_image_ep_info;
228179f82a2SJacky Bai 	if (type == SECURE)
229179f82a2SJacky Bai 		return &bl32_image_ep_info;
230179f82a2SJacky Bai 
231179f82a2SJacky Bai 	return NULL;
232179f82a2SJacky Bai }
233179f82a2SJacky Bai 
234179f82a2SJacky Bai unsigned int plat_get_syscnt_freq2(void)
235179f82a2SJacky Bai {
236179f82a2SJacky Bai 	return COUNTER_FREQUENCY;
237179f82a2SJacky Bai }
238ff3acfe3SJi Luo 
239ff3acfe3SJi Luo #ifdef SPD_trusty
240ff3acfe3SJi Luo void plat_trusty_set_boot_args(aapcs64_params_t *args)
241ff3acfe3SJi Luo {
242ff3acfe3SJi Luo 	args->arg0 = BL32_SIZE;
243ff3acfe3SJi Luo 	args->arg1 = BL32_BASE;
244ff3acfe3SJi Luo 	args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
245ff3acfe3SJi Luo }
246ff3acfe3SJi Luo #endif
247