xref: /rk3399_ARM-atf/plat/imx/imx8m/imx8mm/imx8mm_bl31_setup.c (revision 4f8d5b018efc42d1ffa76fca8efb0d16a57f5edd)
1179f82a2SJacky Bai /*
2d76f012eSJacky Bai  * Copyright (c) 2019-2022 ARM Limited and Contributors. All rights reserved.
3179f82a2SJacky Bai  *
4179f82a2SJacky Bai  * SPDX-License-Identifier: BSD-3-Clause
5179f82a2SJacky Bai  */
6179f82a2SJacky Bai 
7179f82a2SJacky Bai #include <assert.h>
8179f82a2SJacky Bai #include <stdbool.h>
9179f82a2SJacky Bai 
10179f82a2SJacky Bai #include <platform_def.h>
11179f82a2SJacky Bai 
12179f82a2SJacky Bai #include <arch_helpers.h>
13179f82a2SJacky Bai #include <common/bl_common.h>
14179f82a2SJacky Bai #include <common/debug.h>
15179f82a2SJacky Bai #include <context.h>
16179f82a2SJacky Bai #include <drivers/arm/tzc380.h>
17179f82a2SJacky Bai #include <drivers/console.h>
18179f82a2SJacky Bai #include <drivers/generic_delay_timer.h>
19179f82a2SJacky Bai #include <lib/el3_runtime/context_mgmt.h>
20179f82a2SJacky Bai #include <lib/mmio.h>
21*4f8d5b01SJi Luo #include <lib/xlat_tables/xlat_tables_v2.h>
22179f82a2SJacky Bai #include <plat/common/platform.h>
23179f82a2SJacky Bai 
24179f82a2SJacky Bai #include <gpc.h>
25ac166f64SJacky Bai #include <imx_aipstz.h>
26179f82a2SJacky Bai #include <imx_uart.h>
273d660799SJacky Bai #include <imx_rdc.h>
282502709fSJacky Bai #include <imx8m_caam.h>
290a76495bSJacky Bai #include <imx8m_csu.h>
30179f82a2SJacky Bai #include <plat_imx8.h>
31179f82a2SJacky Bai 
32179f82a2SJacky Bai static const mmap_region_t imx_mmap[] = {
33179f82a2SJacky Bai 	MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW),
34179f82a2SJacky Bai 	MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */
35179f82a2SJacky Bai 	{0},
36179f82a2SJacky Bai };
37179f82a2SJacky Bai 
38ac166f64SJacky Bai static const struct aipstz_cfg aipstz[] = {
39ac166f64SJacky Bai 	{IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
40ac166f64SJacky Bai 	{IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
41ac166f64SJacky Bai 	{IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
42ac166f64SJacky Bai 	{IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
43ac166f64SJacky Bai 	{0},
44ac166f64SJacky Bai };
45ac166f64SJacky Bai 
463d660799SJacky Bai static const struct imx_rdc_cfg rdc[] = {
473d660799SJacky Bai 	/* Master domain assignment */
48d76f012eSJacky Bai 	RDC_MDAn(RDC_MDA_M4, DID1),
493d660799SJacky Bai 
503d660799SJacky Bai 	/* peripherals domain permission */
51d76f012eSJacky Bai 	RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W),
52d76f012eSJacky Bai 	RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
533d660799SJacky Bai 
543d660799SJacky Bai 	/* memory region */
553d660799SJacky Bai 
563d660799SJacky Bai 	/* Sentinel */
573d660799SJacky Bai 	{0},
583d660799SJacky Bai };
593d660799SJacky Bai 
600a76495bSJacky Bai static const struct imx_csu_cfg csu_cfg[] = {
610a76495bSJacky Bai 	/* peripherals csl setting */
620a76495bSJacky Bai 	CSU_CSLx(0x1, CSU_SEC_LEVEL_0, UNLOCKED),
630a76495bSJacky Bai 
640a76495bSJacky Bai 	/* master HP0~1 */
650a76495bSJacky Bai 
660a76495bSJacky Bai 	/* SA setting */
670a76495bSJacky Bai 
680a76495bSJacky Bai 	/* HP control setting */
690a76495bSJacky Bai 
700a76495bSJacky Bai 	/* Sentinel */
710a76495bSJacky Bai 	{0}
720a76495bSJacky Bai };
730a76495bSJacky Bai 
74179f82a2SJacky Bai static entry_point_info_t bl32_image_ep_info;
75179f82a2SJacky Bai static entry_point_info_t bl33_image_ep_info;
76179f82a2SJacky Bai 
77179f82a2SJacky Bai /* get SPSR for BL33 entry */
78179f82a2SJacky Bai static uint32_t get_spsr_for_bl33_entry(void)
79179f82a2SJacky Bai {
80179f82a2SJacky Bai 	unsigned long el_status;
81179f82a2SJacky Bai 	unsigned long mode;
82179f82a2SJacky Bai 	uint32_t spsr;
83179f82a2SJacky Bai 
84179f82a2SJacky Bai 	/* figure out what mode we enter the non-secure world */
85179f82a2SJacky Bai 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
86179f82a2SJacky Bai 	el_status &= ID_AA64PFR0_ELX_MASK;
87179f82a2SJacky Bai 
88179f82a2SJacky Bai 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
89179f82a2SJacky Bai 
90179f82a2SJacky Bai 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
91179f82a2SJacky Bai 	return spsr;
92179f82a2SJacky Bai }
93179f82a2SJacky Bai 
94179f82a2SJacky Bai void bl31_tzc380_setup(void)
95179f82a2SJacky Bai {
96179f82a2SJacky Bai 	unsigned int val;
97179f82a2SJacky Bai 
98179f82a2SJacky Bai 	val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
99179f82a2SJacky Bai 	if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
100179f82a2SJacky Bai 		return;
101179f82a2SJacky Bai 
102179f82a2SJacky Bai 	tzc380_init(IMX_TZASC_BASE);
103179f82a2SJacky Bai 
104179f82a2SJacky Bai 	/*
105179f82a2SJacky Bai 	 * Need to substact offset 0x40000000 from CPU address when
106179f82a2SJacky Bai 	 * programming tzasc region for i.mx8mm.
107179f82a2SJacky Bai 	 */
108179f82a2SJacky Bai 
109179f82a2SJacky Bai 	/* Enable 1G-5G S/NS RW */
110179f82a2SJacky Bai 	tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
111179f82a2SJacky Bai 		TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
112179f82a2SJacky Bai }
113179f82a2SJacky Bai 
114179f82a2SJacky Bai void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
115179f82a2SJacky Bai 		u_register_t arg2, u_register_t arg3)
116179f82a2SJacky Bai {
117d7873bcdSAndre Przywara 	static console_t console;
118179f82a2SJacky Bai 	int i;
119179f82a2SJacky Bai 
120179f82a2SJacky Bai 	/* Enable CSU NS access permission */
121179f82a2SJacky Bai 	for (i = 0; i < 64; i++) {
122179f82a2SJacky Bai 		mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
123179f82a2SJacky Bai 	}
124179f82a2SJacky Bai 
125ac166f64SJacky Bai 	imx_aipstz_init(aipstz);
126179f82a2SJacky Bai 
1273d660799SJacky Bai 	imx_rdc_init(rdc);
1283d660799SJacky Bai 
1290a76495bSJacky Bai 	imx_csu_init(csu_cfg);
1300a76495bSJacky Bai 
1312502709fSJacky Bai 	imx8m_caam_init();
1322502709fSJacky Bai 
133179f82a2SJacky Bai 	console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
134179f82a2SJacky Bai 		IMX_CONSOLE_BAUDRATE, &console);
135179f82a2SJacky Bai 	/* This console is only used for boot stage */
136d7873bcdSAndre Przywara 	console_set_scope(&console, CONSOLE_FLAG_BOOT);
137179f82a2SJacky Bai 
138179f82a2SJacky Bai 	/*
139179f82a2SJacky Bai 	 * tell BL3-1 where the non-secure software image is located
140179f82a2SJacky Bai 	 * and the entry state information.
141179f82a2SJacky Bai 	 */
142179f82a2SJacky Bai 	bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
143179f82a2SJacky Bai 	bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
144179f82a2SJacky Bai 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
145179f82a2SJacky Bai 
146abb6fee6SJacky Bai #ifdef SPD_opteed
147abb6fee6SJacky Bai 	/* Populate entry point information for BL32 */
148abb6fee6SJacky Bai 	SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
149abb6fee6SJacky Bai 	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
150abb6fee6SJacky Bai 	bl32_image_ep_info.pc = BL32_BASE;
151abb6fee6SJacky Bai 	bl32_image_ep_info.spsr = 0;
152abb6fee6SJacky Bai 
153abb6fee6SJacky Bai 	/* Pass TEE base and size to bl33 */
154abb6fee6SJacky Bai 	bl33_image_ep_info.args.arg1 = BL32_BASE;
155abb6fee6SJacky Bai 	bl33_image_ep_info.args.arg2 = BL32_SIZE;
156abb6fee6SJacky Bai #endif
157abb6fee6SJacky Bai 
158179f82a2SJacky Bai 	bl31_tzc380_setup();
159179f82a2SJacky Bai }
160179f82a2SJacky Bai 
161179f82a2SJacky Bai void bl31_plat_arch_setup(void)
162179f82a2SJacky Bai {
163179f82a2SJacky Bai 	mmap_add_region(BL31_BASE, BL31_BASE, (BL31_LIMIT - BL31_BASE),
164179f82a2SJacky Bai 		MT_MEMORY | MT_RW | MT_SECURE);
165179f82a2SJacky Bai 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, (BL_CODE_END - BL_CODE_BASE),
166179f82a2SJacky Bai 		MT_MEMORY | MT_RO | MT_SECURE);
167179f82a2SJacky Bai #if USE_COHERENT_MEM
168179f82a2SJacky Bai 	mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE,
169179f82a2SJacky Bai 		(BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE),
170179f82a2SJacky Bai 		MT_DEVICE | MT_RW | MT_SECURE);
171179f82a2SJacky Bai #endif
172179f82a2SJacky Bai 	mmap_add(imx_mmap);
173179f82a2SJacky Bai 
174179f82a2SJacky Bai 	init_xlat_tables();
175179f82a2SJacky Bai 
176179f82a2SJacky Bai 	enable_mmu_el3(0);
177179f82a2SJacky Bai }
178179f82a2SJacky Bai 
179179f82a2SJacky Bai void bl31_platform_setup(void)
180179f82a2SJacky Bai {
181179f82a2SJacky Bai 	generic_delay_timer_init();
182179f82a2SJacky Bai 
183179f82a2SJacky Bai 	/* select the CKIL source to 32K OSC */
184179f82a2SJacky Bai 	mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
185179f82a2SJacky Bai 
186179f82a2SJacky Bai 	plat_gic_driver_init();
187179f82a2SJacky Bai 	plat_gic_init();
188179f82a2SJacky Bai 
189179f82a2SJacky Bai 	imx_gpc_init();
190179f82a2SJacky Bai }
191179f82a2SJacky Bai 
192179f82a2SJacky Bai entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
193179f82a2SJacky Bai {
194179f82a2SJacky Bai 	if (type == NON_SECURE)
195179f82a2SJacky Bai 		return &bl33_image_ep_info;
196179f82a2SJacky Bai 	if (type == SECURE)
197179f82a2SJacky Bai 		return &bl32_image_ep_info;
198179f82a2SJacky Bai 
199179f82a2SJacky Bai 	return NULL;
200179f82a2SJacky Bai }
201179f82a2SJacky Bai 
202179f82a2SJacky Bai unsigned int plat_get_syscnt_freq2(void)
203179f82a2SJacky Bai {
204179f82a2SJacky Bai 	return COUNTER_FREQUENCY;
205179f82a2SJacky Bai }
206