xref: /rk3399_ARM-atf/plat/imx/imx8m/imx8mm/imx8mm_bl31_setup.c (revision 4827613c9a8db6238e9411b508ef20bda3113146)
1179f82a2SJacky Bai /*
2d76f012eSJacky Bai  * Copyright (c) 2019-2022 ARM Limited and Contributors. All rights reserved.
3179f82a2SJacky Bai  *
4179f82a2SJacky Bai  * SPDX-License-Identifier: BSD-3-Clause
5179f82a2SJacky Bai  */
6179f82a2SJacky Bai 
7179f82a2SJacky Bai #include <assert.h>
8179f82a2SJacky Bai #include <stdbool.h>
9179f82a2SJacky Bai 
10179f82a2SJacky Bai #include <platform_def.h>
11179f82a2SJacky Bai 
12179f82a2SJacky Bai #include <arch_helpers.h>
13179f82a2SJacky Bai #include <common/bl_common.h>
14179f82a2SJacky Bai #include <common/debug.h>
15179f82a2SJacky Bai #include <context.h>
16179f82a2SJacky Bai #include <drivers/arm/tzc380.h>
17179f82a2SJacky Bai #include <drivers/console.h>
18179f82a2SJacky Bai #include <drivers/generic_delay_timer.h>
19179f82a2SJacky Bai #include <lib/el3_runtime/context_mgmt.h>
20179f82a2SJacky Bai #include <lib/mmio.h>
214f8d5b01SJi Luo #include <lib/xlat_tables/xlat_tables_v2.h>
22179f82a2SJacky Bai #include <plat/common/platform.h>
23179f82a2SJacky Bai 
24b7abf485SJacky Bai #include <dram.h>
25179f82a2SJacky Bai #include <gpc.h>
26ac166f64SJacky Bai #include <imx_aipstz.h>
27179f82a2SJacky Bai #include <imx_uart.h>
283d660799SJacky Bai #include <imx_rdc.h>
292502709fSJacky Bai #include <imx8m_caam.h>
30df730d94SMarco Felsch #include <imx8m_ccm.h>
310a76495bSJacky Bai #include <imx8m_csu.h>
328d150c95SMarco Felsch #include <imx8m_snvs.h>
33179f82a2SJacky Bai #include <plat_imx8.h>
34179f82a2SJacky Bai 
35ff3acfe3SJi Luo #define TRUSTY_PARAMS_LEN_BYTES      (4096*2)
36ff3acfe3SJi Luo 
375941f372SAndrey Zhizhikin /*
385941f372SAndrey Zhizhikin  * Note: DRAM region is mapped with entire size available and uses MT_RW
395941f372SAndrey Zhizhikin  * attributes.
405941f372SAndrey Zhizhikin  * See details in docs/plat/imx8m.rst "High Assurance Boot (HABv4)" section
415941f372SAndrey Zhizhikin  * for explanation of this mapping scheme.
425941f372SAndrey Zhizhikin  */
43179f82a2SJacky Bai static const mmap_region_t imx_mmap[] = {
44179f82a2SJacky Bai 	MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW),
45179f82a2SJacky Bai 	MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */
46b7abf485SJacky Bai 	MAP_REGION_FLAT(OCRAM_S_BASE, OCRAM_S_SIZE, MT_DEVICE | MT_RW), /* OCRAM_S */
47b7abf485SJacky Bai 	MAP_REGION_FLAT(IMX_DDRPHY_BASE, IMX_DDR_IPS_SIZE, MT_DEVICE | MT_RW), /* DDRMIX */
4844dea544SJacky Bai 	MAP_REGION_FLAT(IMX_VPUMIX_BASE, IMX_VPUMIX_SIZE, MT_DEVICE | MT_RW), /* VPUMIX */
495941f372SAndrey Zhizhikin 	MAP_REGION_FLAT(IMX_CAAM_RAM_BASE, IMX_CAAM_RAM_SIZE, MT_MEMORY | MT_RW), /* CAMM RAM */
505941f372SAndrey Zhizhikin 	MAP_REGION_FLAT(IMX_NS_OCRAM_BASE, IMX_NS_OCRAM_SIZE, MT_MEMORY | MT_RW), /* NS OCRAM */
515941f372SAndrey Zhizhikin 	MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO), /* ROM code */
525941f372SAndrey Zhizhikin 	MAP_REGION_FLAT(IMX_DRAM_BASE, IMX_DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS), /* DRAM */
53179f82a2SJacky Bai 	{0},
54179f82a2SJacky Bai };
55179f82a2SJacky Bai 
56ac166f64SJacky Bai static const struct aipstz_cfg aipstz[] = {
57ac166f64SJacky Bai 	{IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
58ac166f64SJacky Bai 	{IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
59ac166f64SJacky Bai 	{IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
60ac166f64SJacky Bai 	{IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
61ac166f64SJacky Bai 	{0},
62ac166f64SJacky Bai };
63ac166f64SJacky Bai 
643d660799SJacky Bai static const struct imx_rdc_cfg rdc[] = {
653d660799SJacky Bai 	/* Master domain assignment */
66d76f012eSJacky Bai 	RDC_MDAn(RDC_MDA_M4, DID1),
673d660799SJacky Bai 
683d660799SJacky Bai 	/* peripherals domain permission */
69d76f012eSJacky Bai 	RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W),
70d76f012eSJacky Bai 	RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W),
713d660799SJacky Bai 
723d660799SJacky Bai 	/* memory region */
733d660799SJacky Bai 
743d660799SJacky Bai 	/* Sentinel */
753d660799SJacky Bai 	{0},
763d660799SJacky Bai };
773d660799SJacky Bai 
780a76495bSJacky Bai static const struct imx_csu_cfg csu_cfg[] = {
790a76495bSJacky Bai 	/* peripherals csl setting */
800a76495bSJacky Bai 	CSU_CSLx(0x1, CSU_SEC_LEVEL_0, UNLOCKED),
810a76495bSJacky Bai 
820a76495bSJacky Bai 	/* master HP0~1 */
830a76495bSJacky Bai 
840a76495bSJacky Bai 	/* SA setting */
850a76495bSJacky Bai 
860a76495bSJacky Bai 	/* HP control setting */
870a76495bSJacky Bai 
880a76495bSJacky Bai 	/* Sentinel */
890a76495bSJacky Bai 	{0}
900a76495bSJacky Bai };
910a76495bSJacky Bai 
92179f82a2SJacky Bai static entry_point_info_t bl32_image_ep_info;
93179f82a2SJacky Bai static entry_point_info_t bl33_image_ep_info;
94179f82a2SJacky Bai 
95179f82a2SJacky Bai /* get SPSR for BL33 entry */
96179f82a2SJacky Bai static uint32_t get_spsr_for_bl33_entry(void)
97179f82a2SJacky Bai {
98179f82a2SJacky Bai 	unsigned long el_status;
99179f82a2SJacky Bai 	unsigned long mode;
100179f82a2SJacky Bai 	uint32_t spsr;
101179f82a2SJacky Bai 
102179f82a2SJacky Bai 	/* figure out what mode we enter the non-secure world */
103179f82a2SJacky Bai 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
104179f82a2SJacky Bai 	el_status &= ID_AA64PFR0_ELX_MASK;
105179f82a2SJacky Bai 
106179f82a2SJacky Bai 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
107179f82a2SJacky Bai 
108179f82a2SJacky Bai 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
109179f82a2SJacky Bai 	return spsr;
110179f82a2SJacky Bai }
111179f82a2SJacky Bai 
112179f82a2SJacky Bai void bl31_tzc380_setup(void)
113179f82a2SJacky Bai {
114179f82a2SJacky Bai 	unsigned int val;
115179f82a2SJacky Bai 
116179f82a2SJacky Bai 	val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
117179f82a2SJacky Bai 	if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
118179f82a2SJacky Bai 		return;
119179f82a2SJacky Bai 
120179f82a2SJacky Bai 	tzc380_init(IMX_TZASC_BASE);
121179f82a2SJacky Bai 
122179f82a2SJacky Bai 	/*
123179f82a2SJacky Bai 	 * Need to substact offset 0x40000000 from CPU address when
124179f82a2SJacky Bai 	 * programming tzasc region for i.mx8mm.
125179f82a2SJacky Bai 	 */
126179f82a2SJacky Bai 
127179f82a2SJacky Bai 	/* Enable 1G-5G S/NS RW */
128179f82a2SJacky Bai 	tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
129179f82a2SJacky Bai 		TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
130179f82a2SJacky Bai }
131179f82a2SJacky Bai 
132179f82a2SJacky Bai void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
133179f82a2SJacky Bai 		u_register_t arg2, u_register_t arg3)
134179f82a2SJacky Bai {
135101f0702SMarco Felsch 	unsigned int console_base = IMX_BOOT_UART_BASE;
136d7873bcdSAndre Przywara 	static console_t console;
137179f82a2SJacky Bai 	int i;
138179f82a2SJacky Bai 
139179f82a2SJacky Bai 	/* Enable CSU NS access permission */
140179f82a2SJacky Bai 	for (i = 0; i < 64; i++) {
141179f82a2SJacky Bai 		mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
142179f82a2SJacky Bai 	}
143179f82a2SJacky Bai 
144ac166f64SJacky Bai 	imx_aipstz_init(aipstz);
145179f82a2SJacky Bai 
1463d660799SJacky Bai 	imx_rdc_init(rdc);
1473d660799SJacky Bai 
1480a76495bSJacky Bai 	imx_csu_init(csu_cfg);
1490a76495bSJacky Bai 
150df730d94SMarco Felsch 	if (console_base == 0U) {
151df730d94SMarco Felsch 		console_base = imx8m_uart_get_base();
152df730d94SMarco Felsch 	}
153df730d94SMarco Felsch 
154df730d94SMarco Felsch 	console_imx_uart_register(console_base, IMX_BOOT_UART_CLK_IN_HZ,
155179f82a2SJacky Bai 		IMX_CONSOLE_BAUDRATE, &console);
156179f82a2SJacky Bai 	/* This console is only used for boot stage */
157d7873bcdSAndre Przywara 	console_set_scope(&console, CONSOLE_FLAG_BOOT);
158179f82a2SJacky Bai 
159901d74b2SAndrey Zhizhikin 	imx8m_caam_init();
160901d74b2SAndrey Zhizhikin 
161179f82a2SJacky Bai 	/*
162179f82a2SJacky Bai 	 * tell BL3-1 where the non-secure software image is located
163179f82a2SJacky Bai 	 * and the entry state information.
164179f82a2SJacky Bai 	 */
165179f82a2SJacky Bai 	bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
166179f82a2SJacky Bai 	bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
167179f82a2SJacky Bai 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
168179f82a2SJacky Bai 
169ff3acfe3SJi Luo #if defined(SPD_opteed) || defined(SPD_trusty)
170abb6fee6SJacky Bai 	/* Populate entry point information for BL32 */
171abb6fee6SJacky Bai 	SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
172abb6fee6SJacky Bai 	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
173abb6fee6SJacky Bai 	bl32_image_ep_info.pc = BL32_BASE;
174abb6fee6SJacky Bai 	bl32_image_ep_info.spsr = 0;
175abb6fee6SJacky Bai 
176abb6fee6SJacky Bai 	/* Pass TEE base and size to bl33 */
177abb6fee6SJacky Bai 	bl33_image_ep_info.args.arg1 = BL32_BASE;
178abb6fee6SJacky Bai 	bl33_image_ep_info.args.arg2 = BL32_SIZE;
1799d0eed11SSilvano di Ninno 
1809d0eed11SSilvano di Ninno #ifdef SPD_trusty
1819d0eed11SSilvano di Ninno 	bl32_image_ep_info.args.arg0 = BL32_SIZE;
1829d0eed11SSilvano di Ninno 	bl32_image_ep_info.args.arg1 = BL32_BASE;
1839d0eed11SSilvano di Ninno #else
1849d0eed11SSilvano di Ninno 	/* Make sure memory is clean */
1859d0eed11SSilvano di Ninno 	mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
1869d0eed11SSilvano di Ninno 	bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
1879d0eed11SSilvano di Ninno 	bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
1889d0eed11SSilvano di Ninno #endif
189abb6fee6SJacky Bai #endif
190abb6fee6SJacky Bai 
1918d150c95SMarco Felsch #if !defined(SPD_opteed) && !defined(SPD_trusty)
1928d150c95SMarco Felsch 	enable_snvs_privileged_access();
1938d150c95SMarco Felsch #endif
1948d150c95SMarco Felsch 
195179f82a2SJacky Bai 	bl31_tzc380_setup();
196179f82a2SJacky Bai }
197179f82a2SJacky Bai 
198686a5bc8SMarco Felsch #define MAP_BL31_TOTAL										   \
199a8e6a2c8SMarco Felsch 	MAP_REGION_FLAT(BL31_START, BL31_SIZE, MT_MEMORY | MT_RW | MT_SECURE)
200686a5bc8SMarco Felsch #define MAP_BL31_RO										   \
201686a5bc8SMarco Felsch 	MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE)
202686a5bc8SMarco Felsch #define MAP_COHERENT_MEM									   \
203686a5bc8SMarco Felsch 	MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,	   \
204686a5bc8SMarco Felsch 			MT_DEVICE | MT_RW | MT_SECURE)
205686a5bc8SMarco Felsch #define MAP_BL32_TOTAL										   \
206686a5bc8SMarco Felsch 	MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW)
207686a5bc8SMarco Felsch 
208179f82a2SJacky Bai void bl31_plat_arch_setup(void)
209179f82a2SJacky Bai {
210686a5bc8SMarco Felsch 	const mmap_region_t bl_regions[] = {
211686a5bc8SMarco Felsch 		MAP_BL31_TOTAL,
212686a5bc8SMarco Felsch 		MAP_BL31_RO,
213179f82a2SJacky Bai #if USE_COHERENT_MEM
214686a5bc8SMarco Felsch 		MAP_COHERENT_MEM,
215179f82a2SJacky Bai #endif
216*4827613cSMarco Felsch #if defined(SPD_opteed) || defined(SPD_trusty)
217ff3acfe3SJi Luo 		/* Map TEE memory */
218686a5bc8SMarco Felsch 		MAP_BL32_TOTAL,
219*4827613cSMarco Felsch #endif
220686a5bc8SMarco Felsch 		{0}
221686a5bc8SMarco Felsch 	};
222ff3acfe3SJi Luo 
2230b727248SMarco Felsch 	setup_page_tables(bl_regions, imx_mmap);
224179f82a2SJacky Bai 	enable_mmu_el3(0);
225179f82a2SJacky Bai }
226179f82a2SJacky Bai 
227179f82a2SJacky Bai void bl31_platform_setup(void)
228179f82a2SJacky Bai {
229179f82a2SJacky Bai 	generic_delay_timer_init();
230179f82a2SJacky Bai 
231179f82a2SJacky Bai 	/* select the CKIL source to 32K OSC */
232179f82a2SJacky Bai 	mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
233179f82a2SJacky Bai 
234b7abf485SJacky Bai 	/* Init the dram info */
235b7abf485SJacky Bai 	dram_info_init(SAVED_DRAM_TIMING_BASE);
236b7abf485SJacky Bai 
237179f82a2SJacky Bai 	plat_gic_driver_init();
238179f82a2SJacky Bai 	plat_gic_init();
239179f82a2SJacky Bai 
240179f82a2SJacky Bai 	imx_gpc_init();
241179f82a2SJacky Bai }
242179f82a2SJacky Bai 
243179f82a2SJacky Bai entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
244179f82a2SJacky Bai {
245179f82a2SJacky Bai 	if (type == NON_SECURE)
246179f82a2SJacky Bai 		return &bl33_image_ep_info;
247179f82a2SJacky Bai 	if (type == SECURE)
248179f82a2SJacky Bai 		return &bl32_image_ep_info;
249179f82a2SJacky Bai 
250179f82a2SJacky Bai 	return NULL;
251179f82a2SJacky Bai }
252179f82a2SJacky Bai 
253179f82a2SJacky Bai unsigned int plat_get_syscnt_freq2(void)
254179f82a2SJacky Bai {
255179f82a2SJacky Bai 	return COUNTER_FREQUENCY;
256179f82a2SJacky Bai }
257ff3acfe3SJi Luo 
258ff3acfe3SJi Luo #ifdef SPD_trusty
259ff3acfe3SJi Luo void plat_trusty_set_boot_args(aapcs64_params_t *args)
260ff3acfe3SJi Luo {
261ff3acfe3SJi Luo 	args->arg0 = BL32_SIZE;
262ff3acfe3SJi Luo 	args->arg1 = BL32_BASE;
263ff3acfe3SJi Luo 	args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
264ff3acfe3SJi Luo }
265ff3acfe3SJi Luo #endif
266