xref: /rk3399_ARM-atf/plat/imx/imx8m/imx8mm/imx8mm_bl31_setup.c (revision 3d660799b4433692a1f04fbdd198f3b1a59c7952)
1179f82a2SJacky Bai /*
2179f82a2SJacky Bai  * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3179f82a2SJacky Bai  *
4179f82a2SJacky Bai  * SPDX-License-Identifier: BSD-3-Clause
5179f82a2SJacky Bai  */
6179f82a2SJacky Bai 
7179f82a2SJacky Bai #include <assert.h>
8179f82a2SJacky Bai #include <stdbool.h>
9179f82a2SJacky Bai 
10179f82a2SJacky Bai #include <platform_def.h>
11179f82a2SJacky Bai 
12179f82a2SJacky Bai #include <arch_helpers.h>
13179f82a2SJacky Bai #include <common/bl_common.h>
14179f82a2SJacky Bai #include <common/debug.h>
15179f82a2SJacky Bai #include <context.h>
16179f82a2SJacky Bai #include <drivers/arm/tzc380.h>
17179f82a2SJacky Bai #include <drivers/console.h>
18179f82a2SJacky Bai #include <drivers/generic_delay_timer.h>
19179f82a2SJacky Bai #include <lib/el3_runtime/context_mgmt.h>
20179f82a2SJacky Bai #include <lib/mmio.h>
21179f82a2SJacky Bai #include <lib/xlat_tables/xlat_tables.h>
22179f82a2SJacky Bai #include <plat/common/platform.h>
23179f82a2SJacky Bai 
24179f82a2SJacky Bai #include <gpc.h>
25ac166f64SJacky Bai #include <imx_aipstz.h>
26179f82a2SJacky Bai #include <imx_uart.h>
27*3d660799SJacky Bai #include <imx_rdc.h>
282502709fSJacky Bai #include <imx8m_caam.h>
29179f82a2SJacky Bai #include <plat_imx8.h>
30179f82a2SJacky Bai 
31179f82a2SJacky Bai static const mmap_region_t imx_mmap[] = {
32179f82a2SJacky Bai 	MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW),
33179f82a2SJacky Bai 	MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */
34179f82a2SJacky Bai 	{0},
35179f82a2SJacky Bai };
36179f82a2SJacky Bai 
37ac166f64SJacky Bai static const struct aipstz_cfg aipstz[] = {
38ac166f64SJacky Bai 	{IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
39ac166f64SJacky Bai 	{IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
40ac166f64SJacky Bai 	{IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
41ac166f64SJacky Bai 	{IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
42ac166f64SJacky Bai 	{0},
43ac166f64SJacky Bai };
44ac166f64SJacky Bai 
45*3d660799SJacky Bai static const struct imx_rdc_cfg rdc[] = {
46*3d660799SJacky Bai 	/* Master domain assignment */
47*3d660799SJacky Bai 	RDC_MDAn(0x1, DID1),
48*3d660799SJacky Bai 
49*3d660799SJacky Bai 	/* peripherals domain permission */
50*3d660799SJacky Bai 
51*3d660799SJacky Bai 	/* memory region */
52*3d660799SJacky Bai 
53*3d660799SJacky Bai 	/* Sentinel */
54*3d660799SJacky Bai 	{0},
55*3d660799SJacky Bai };
56*3d660799SJacky Bai 
57179f82a2SJacky Bai static entry_point_info_t bl32_image_ep_info;
58179f82a2SJacky Bai static entry_point_info_t bl33_image_ep_info;
59179f82a2SJacky Bai 
60179f82a2SJacky Bai /* get SPSR for BL33 entry */
61179f82a2SJacky Bai static uint32_t get_spsr_for_bl33_entry(void)
62179f82a2SJacky Bai {
63179f82a2SJacky Bai 	unsigned long el_status;
64179f82a2SJacky Bai 	unsigned long mode;
65179f82a2SJacky Bai 	uint32_t spsr;
66179f82a2SJacky Bai 
67179f82a2SJacky Bai 	/* figure out what mode we enter the non-secure world */
68179f82a2SJacky Bai 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
69179f82a2SJacky Bai 	el_status &= ID_AA64PFR0_ELX_MASK;
70179f82a2SJacky Bai 
71179f82a2SJacky Bai 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
72179f82a2SJacky Bai 
73179f82a2SJacky Bai 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
74179f82a2SJacky Bai 	return spsr;
75179f82a2SJacky Bai }
76179f82a2SJacky Bai 
77179f82a2SJacky Bai void bl31_tzc380_setup(void)
78179f82a2SJacky Bai {
79179f82a2SJacky Bai 	unsigned int val;
80179f82a2SJacky Bai 
81179f82a2SJacky Bai 	val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28);
82179f82a2SJacky Bai 	if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
83179f82a2SJacky Bai 		return;
84179f82a2SJacky Bai 
85179f82a2SJacky Bai 	tzc380_init(IMX_TZASC_BASE);
86179f82a2SJacky Bai 
87179f82a2SJacky Bai 	/*
88179f82a2SJacky Bai 	 * Need to substact offset 0x40000000 from CPU address when
89179f82a2SJacky Bai 	 * programming tzasc region for i.mx8mm.
90179f82a2SJacky Bai 	 */
91179f82a2SJacky Bai 
92179f82a2SJacky Bai 	/* Enable 1G-5G S/NS RW */
93179f82a2SJacky Bai 	tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
94179f82a2SJacky Bai 		TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
95179f82a2SJacky Bai }
96179f82a2SJacky Bai 
97179f82a2SJacky Bai void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
98179f82a2SJacky Bai 		u_register_t arg2, u_register_t arg3)
99179f82a2SJacky Bai {
100179f82a2SJacky Bai 	static console_uart_t console;
101179f82a2SJacky Bai 	int i;
102179f82a2SJacky Bai 
103179f82a2SJacky Bai 	/* Enable CSU NS access permission */
104179f82a2SJacky Bai 	for (i = 0; i < 64; i++) {
105179f82a2SJacky Bai 		mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff);
106179f82a2SJacky Bai 	}
107179f82a2SJacky Bai 
108ac166f64SJacky Bai 	imx_aipstz_init(aipstz);
109179f82a2SJacky Bai 
110*3d660799SJacky Bai 	imx_rdc_init(rdc);
111*3d660799SJacky Bai 
1122502709fSJacky Bai 	imx8m_caam_init();
1132502709fSJacky Bai 
114179f82a2SJacky Bai 	console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
115179f82a2SJacky Bai 		IMX_CONSOLE_BAUDRATE, &console);
116179f82a2SJacky Bai 	/* This console is only used for boot stage */
117179f82a2SJacky Bai 	console_set_scope(&console.console, CONSOLE_FLAG_BOOT);
118179f82a2SJacky Bai 
119179f82a2SJacky Bai 	/*
120179f82a2SJacky Bai 	 * tell BL3-1 where the non-secure software image is located
121179f82a2SJacky Bai 	 * and the entry state information.
122179f82a2SJacky Bai 	 */
123179f82a2SJacky Bai 	bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
124179f82a2SJacky Bai 	bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
125179f82a2SJacky Bai 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
126179f82a2SJacky Bai 
127179f82a2SJacky Bai 	bl31_tzc380_setup();
128179f82a2SJacky Bai }
129179f82a2SJacky Bai 
130179f82a2SJacky Bai void bl31_plat_arch_setup(void)
131179f82a2SJacky Bai {
132179f82a2SJacky Bai 	mmap_add_region(BL31_BASE, BL31_BASE, (BL31_LIMIT - BL31_BASE),
133179f82a2SJacky Bai 		MT_MEMORY | MT_RW | MT_SECURE);
134179f82a2SJacky Bai 	mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, (BL_CODE_END - BL_CODE_BASE),
135179f82a2SJacky Bai 		MT_MEMORY | MT_RO | MT_SECURE);
136179f82a2SJacky Bai #if USE_COHERENT_MEM
137179f82a2SJacky Bai 	mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE,
138179f82a2SJacky Bai 		(BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE),
139179f82a2SJacky Bai 		MT_DEVICE | MT_RW | MT_SECURE);
140179f82a2SJacky Bai #endif
141179f82a2SJacky Bai 	mmap_add(imx_mmap);
142179f82a2SJacky Bai 
143179f82a2SJacky Bai 	init_xlat_tables();
144179f82a2SJacky Bai 
145179f82a2SJacky Bai 	enable_mmu_el3(0);
146179f82a2SJacky Bai }
147179f82a2SJacky Bai 
148179f82a2SJacky Bai void bl31_platform_setup(void)
149179f82a2SJacky Bai {
150179f82a2SJacky Bai 	generic_delay_timer_init();
151179f82a2SJacky Bai 
152179f82a2SJacky Bai 	/* select the CKIL source to 32K OSC */
153179f82a2SJacky Bai 	mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1);
154179f82a2SJacky Bai 
155179f82a2SJacky Bai 	plat_gic_driver_init();
156179f82a2SJacky Bai 	plat_gic_init();
157179f82a2SJacky Bai 
158179f82a2SJacky Bai 	imx_gpc_init();
159179f82a2SJacky Bai }
160179f82a2SJacky Bai 
161179f82a2SJacky Bai entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
162179f82a2SJacky Bai {
163179f82a2SJacky Bai 	if (type == NON_SECURE)
164179f82a2SJacky Bai 		return &bl33_image_ep_info;
165179f82a2SJacky Bai 	if (type == SECURE)
166179f82a2SJacky Bai 		return &bl32_image_ep_info;
167179f82a2SJacky Bai 
168179f82a2SJacky Bai 	return NULL;
169179f82a2SJacky Bai }
170179f82a2SJacky Bai 
171179f82a2SJacky Bai unsigned int plat_get_syscnt_freq2(void)
172179f82a2SJacky Bai {
173179f82a2SJacky Bai 	return COUNTER_FREQUENCY;
174179f82a2SJacky Bai }
175