1*179f82a2SJacky Bai /* 2*179f82a2SJacky Bai * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 3*179f82a2SJacky Bai * 4*179f82a2SJacky Bai * SPDX-License-Identifier: BSD-3-Clause 5*179f82a2SJacky Bai */ 6*179f82a2SJacky Bai 7*179f82a2SJacky Bai #include <assert.h> 8*179f82a2SJacky Bai #include <stdbool.h> 9*179f82a2SJacky Bai 10*179f82a2SJacky Bai #include <platform_def.h> 11*179f82a2SJacky Bai 12*179f82a2SJacky Bai #include <arch_helpers.h> 13*179f82a2SJacky Bai #include <common/bl_common.h> 14*179f82a2SJacky Bai #include <common/debug.h> 15*179f82a2SJacky Bai #include <context.h> 16*179f82a2SJacky Bai #include <drivers/arm/tzc380.h> 17*179f82a2SJacky Bai #include <drivers/console.h> 18*179f82a2SJacky Bai #include <drivers/generic_delay_timer.h> 19*179f82a2SJacky Bai #include <lib/el3_runtime/context_mgmt.h> 20*179f82a2SJacky Bai #include <lib/mmio.h> 21*179f82a2SJacky Bai #include <lib/xlat_tables/xlat_tables.h> 22*179f82a2SJacky Bai #include <plat/common/platform.h> 23*179f82a2SJacky Bai 24*179f82a2SJacky Bai #include <gpc.h> 25*179f82a2SJacky Bai #include <imx_uart.h> 26*179f82a2SJacky Bai #include <plat_imx8.h> 27*179f82a2SJacky Bai 28*179f82a2SJacky Bai static const mmap_region_t imx_mmap[] = { 29*179f82a2SJacky Bai MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW), 30*179f82a2SJacky Bai MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */ 31*179f82a2SJacky Bai {0}, 32*179f82a2SJacky Bai }; 33*179f82a2SJacky Bai 34*179f82a2SJacky Bai static entry_point_info_t bl32_image_ep_info; 35*179f82a2SJacky Bai static entry_point_info_t bl33_image_ep_info; 36*179f82a2SJacky Bai 37*179f82a2SJacky Bai /* get SPSR for BL33 entry */ 38*179f82a2SJacky Bai static uint32_t get_spsr_for_bl33_entry(void) 39*179f82a2SJacky Bai { 40*179f82a2SJacky Bai unsigned long el_status; 41*179f82a2SJacky Bai unsigned long mode; 42*179f82a2SJacky Bai uint32_t spsr; 43*179f82a2SJacky Bai 44*179f82a2SJacky Bai /* figure out what mode we enter the non-secure world */ 45*179f82a2SJacky Bai el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; 46*179f82a2SJacky Bai el_status &= ID_AA64PFR0_ELX_MASK; 47*179f82a2SJacky Bai 48*179f82a2SJacky Bai mode = (el_status) ? MODE_EL2 : MODE_EL1; 49*179f82a2SJacky Bai 50*179f82a2SJacky Bai spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 51*179f82a2SJacky Bai return spsr; 52*179f82a2SJacky Bai } 53*179f82a2SJacky Bai 54*179f82a2SJacky Bai void bl31_tzc380_setup(void) 55*179f82a2SJacky Bai { 56*179f82a2SJacky Bai unsigned int val; 57*179f82a2SJacky Bai 58*179f82a2SJacky Bai val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28); 59*179f82a2SJacky Bai if ((val & GPR_TZASC_EN) != GPR_TZASC_EN) 60*179f82a2SJacky Bai return; 61*179f82a2SJacky Bai 62*179f82a2SJacky Bai tzc380_init(IMX_TZASC_BASE); 63*179f82a2SJacky Bai 64*179f82a2SJacky Bai /* 65*179f82a2SJacky Bai * Need to substact offset 0x40000000 from CPU address when 66*179f82a2SJacky Bai * programming tzasc region for i.mx8mm. 67*179f82a2SJacky Bai */ 68*179f82a2SJacky Bai 69*179f82a2SJacky Bai /* Enable 1G-5G S/NS RW */ 70*179f82a2SJacky Bai tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) | 71*179f82a2SJacky Bai TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL); 72*179f82a2SJacky Bai } 73*179f82a2SJacky Bai 74*179f82a2SJacky Bai void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 75*179f82a2SJacky Bai u_register_t arg2, u_register_t arg3) 76*179f82a2SJacky Bai { 77*179f82a2SJacky Bai static console_uart_t console; 78*179f82a2SJacky Bai int i; 79*179f82a2SJacky Bai 80*179f82a2SJacky Bai /* Enable CSU NS access permission */ 81*179f82a2SJacky Bai for (i = 0; i < 64; i++) { 82*179f82a2SJacky Bai mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff); 83*179f82a2SJacky Bai } 84*179f82a2SJacky Bai 85*179f82a2SJacky Bai 86*179f82a2SJacky Bai console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ, 87*179f82a2SJacky Bai IMX_CONSOLE_BAUDRATE, &console); 88*179f82a2SJacky Bai /* This console is only used for boot stage */ 89*179f82a2SJacky Bai console_set_scope(&console.console, CONSOLE_FLAG_BOOT); 90*179f82a2SJacky Bai 91*179f82a2SJacky Bai /* 92*179f82a2SJacky Bai * tell BL3-1 where the non-secure software image is located 93*179f82a2SJacky Bai * and the entry state information. 94*179f82a2SJacky Bai */ 95*179f82a2SJacky Bai bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET; 96*179f82a2SJacky Bai bl33_image_ep_info.spsr = get_spsr_for_bl33_entry(); 97*179f82a2SJacky Bai SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 98*179f82a2SJacky Bai 99*179f82a2SJacky Bai bl31_tzc380_setup(); 100*179f82a2SJacky Bai } 101*179f82a2SJacky Bai 102*179f82a2SJacky Bai void bl31_plat_arch_setup(void) 103*179f82a2SJacky Bai { 104*179f82a2SJacky Bai mmap_add_region(BL31_BASE, BL31_BASE, (BL31_LIMIT - BL31_BASE), 105*179f82a2SJacky Bai MT_MEMORY | MT_RW | MT_SECURE); 106*179f82a2SJacky Bai mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, (BL_CODE_END - BL_CODE_BASE), 107*179f82a2SJacky Bai MT_MEMORY | MT_RO | MT_SECURE); 108*179f82a2SJacky Bai #if USE_COHERENT_MEM 109*179f82a2SJacky Bai mmap_add_region(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_BASE, 110*179f82a2SJacky Bai (BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE), 111*179f82a2SJacky Bai MT_DEVICE | MT_RW | MT_SECURE); 112*179f82a2SJacky Bai #endif 113*179f82a2SJacky Bai mmap_add(imx_mmap); 114*179f82a2SJacky Bai 115*179f82a2SJacky Bai init_xlat_tables(); 116*179f82a2SJacky Bai 117*179f82a2SJacky Bai enable_mmu_el3(0); 118*179f82a2SJacky Bai } 119*179f82a2SJacky Bai 120*179f82a2SJacky Bai void bl31_platform_setup(void) 121*179f82a2SJacky Bai { 122*179f82a2SJacky Bai generic_delay_timer_init(); 123*179f82a2SJacky Bai 124*179f82a2SJacky Bai /* select the CKIL source to 32K OSC */ 125*179f82a2SJacky Bai mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1); 126*179f82a2SJacky Bai 127*179f82a2SJacky Bai plat_gic_driver_init(); 128*179f82a2SJacky Bai plat_gic_init(); 129*179f82a2SJacky Bai 130*179f82a2SJacky Bai imx_gpc_init(); 131*179f82a2SJacky Bai } 132*179f82a2SJacky Bai 133*179f82a2SJacky Bai entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type) 134*179f82a2SJacky Bai { 135*179f82a2SJacky Bai if (type == NON_SECURE) 136*179f82a2SJacky Bai return &bl33_image_ep_info; 137*179f82a2SJacky Bai if (type == SECURE) 138*179f82a2SJacky Bai return &bl32_image_ep_info; 139*179f82a2SJacky Bai 140*179f82a2SJacky Bai return NULL; 141*179f82a2SJacky Bai } 142*179f82a2SJacky Bai 143*179f82a2SJacky Bai unsigned int plat_get_syscnt_freq2(void) 144*179f82a2SJacky Bai { 145*179f82a2SJacky Bai return COUNTER_FREQUENCY; 146*179f82a2SJacky Bai } 147