1179f82a2SJacky Bai /* 2d76f012eSJacky Bai * Copyright (c) 2019-2022 ARM Limited and Contributors. All rights reserved. 3179f82a2SJacky Bai * 4179f82a2SJacky Bai * SPDX-License-Identifier: BSD-3-Clause 5179f82a2SJacky Bai */ 6179f82a2SJacky Bai 7179f82a2SJacky Bai #include <assert.h> 8179f82a2SJacky Bai #include <stdbool.h> 9179f82a2SJacky Bai 10179f82a2SJacky Bai #include <platform_def.h> 11179f82a2SJacky Bai 12179f82a2SJacky Bai #include <arch_helpers.h> 13179f82a2SJacky Bai #include <common/bl_common.h> 14179f82a2SJacky Bai #include <common/debug.h> 15179f82a2SJacky Bai #include <context.h> 16179f82a2SJacky Bai #include <drivers/arm/tzc380.h> 17179f82a2SJacky Bai #include <drivers/console.h> 18179f82a2SJacky Bai #include <drivers/generic_delay_timer.h> 19179f82a2SJacky Bai #include <lib/el3_runtime/context_mgmt.h> 20179f82a2SJacky Bai #include <lib/mmio.h> 214f8d5b01SJi Luo #include <lib/xlat_tables/xlat_tables_v2.h> 22179f82a2SJacky Bai #include <plat/common/platform.h> 23179f82a2SJacky Bai 24b7abf485SJacky Bai #include <dram.h> 25179f82a2SJacky Bai #include <gpc.h> 26ac166f64SJacky Bai #include <imx_aipstz.h> 27179f82a2SJacky Bai #include <imx_uart.h> 283d660799SJacky Bai #include <imx_rdc.h> 292502709fSJacky Bai #include <imx8m_caam.h> 30df730d94SMarco Felsch #include <imx8m_ccm.h> 310a76495bSJacky Bai #include <imx8m_csu.h> 32179f82a2SJacky Bai #include <plat_imx8.h> 33179f82a2SJacky Bai 34ff3acfe3SJi Luo #define TRUSTY_PARAMS_LEN_BYTES (4096*2) 35ff3acfe3SJi Luo 365941f372SAndrey Zhizhikin /* 375941f372SAndrey Zhizhikin * Note: DRAM region is mapped with entire size available and uses MT_RW 385941f372SAndrey Zhizhikin * attributes. 395941f372SAndrey Zhizhikin * See details in docs/plat/imx8m.rst "High Assurance Boot (HABv4)" section 405941f372SAndrey Zhizhikin * for explanation of this mapping scheme. 415941f372SAndrey Zhizhikin */ 42179f82a2SJacky Bai static const mmap_region_t imx_mmap[] = { 43179f82a2SJacky Bai MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW), 44179f82a2SJacky Bai MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */ 45b7abf485SJacky Bai MAP_REGION_FLAT(OCRAM_S_BASE, OCRAM_S_SIZE, MT_DEVICE | MT_RW), /* OCRAM_S */ 46b7abf485SJacky Bai MAP_REGION_FLAT(IMX_DDRPHY_BASE, IMX_DDR_IPS_SIZE, MT_DEVICE | MT_RW), /* DDRMIX */ 4744dea544SJacky Bai MAP_REGION_FLAT(IMX_VPUMIX_BASE, IMX_VPUMIX_SIZE, MT_DEVICE | MT_RW), /* VPUMIX */ 485941f372SAndrey Zhizhikin MAP_REGION_FLAT(IMX_CAAM_RAM_BASE, IMX_CAAM_RAM_SIZE, MT_MEMORY | MT_RW), /* CAMM RAM */ 495941f372SAndrey Zhizhikin MAP_REGION_FLAT(IMX_NS_OCRAM_BASE, IMX_NS_OCRAM_SIZE, MT_MEMORY | MT_RW), /* NS OCRAM */ 505941f372SAndrey Zhizhikin MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO), /* ROM code */ 515941f372SAndrey Zhizhikin MAP_REGION_FLAT(IMX_DRAM_BASE, IMX_DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS), /* DRAM */ 52179f82a2SJacky Bai {0}, 53179f82a2SJacky Bai }; 54179f82a2SJacky Bai 55ac166f64SJacky Bai static const struct aipstz_cfg aipstz[] = { 56ac166f64SJacky Bai {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 57ac166f64SJacky Bai {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 58ac166f64SJacky Bai {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 59ac166f64SJacky Bai {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 60ac166f64SJacky Bai {0}, 61ac166f64SJacky Bai }; 62ac166f64SJacky Bai 633d660799SJacky Bai static const struct imx_rdc_cfg rdc[] = { 643d660799SJacky Bai /* Master domain assignment */ 65d76f012eSJacky Bai RDC_MDAn(RDC_MDA_M4, DID1), 663d660799SJacky Bai 673d660799SJacky Bai /* peripherals domain permission */ 68d76f012eSJacky Bai RDC_PDAPn(RDC_PDAP_UART4, D1R | D1W), 69d76f012eSJacky Bai RDC_PDAPn(RDC_PDAP_UART2, D0R | D0W), 703d660799SJacky Bai 713d660799SJacky Bai /* memory region */ 723d660799SJacky Bai 733d660799SJacky Bai /* Sentinel */ 743d660799SJacky Bai {0}, 753d660799SJacky Bai }; 763d660799SJacky Bai 770a76495bSJacky Bai static const struct imx_csu_cfg csu_cfg[] = { 780a76495bSJacky Bai /* peripherals csl setting */ 790a76495bSJacky Bai CSU_CSLx(0x1, CSU_SEC_LEVEL_0, UNLOCKED), 800a76495bSJacky Bai 810a76495bSJacky Bai /* master HP0~1 */ 820a76495bSJacky Bai 830a76495bSJacky Bai /* SA setting */ 840a76495bSJacky Bai 850a76495bSJacky Bai /* HP control setting */ 860a76495bSJacky Bai 870a76495bSJacky Bai /* Sentinel */ 880a76495bSJacky Bai {0} 890a76495bSJacky Bai }; 900a76495bSJacky Bai 91179f82a2SJacky Bai static entry_point_info_t bl32_image_ep_info; 92179f82a2SJacky Bai static entry_point_info_t bl33_image_ep_info; 93179f82a2SJacky Bai 94179f82a2SJacky Bai /* get SPSR for BL33 entry */ 95179f82a2SJacky Bai static uint32_t get_spsr_for_bl33_entry(void) 96179f82a2SJacky Bai { 97179f82a2SJacky Bai unsigned long el_status; 98179f82a2SJacky Bai unsigned long mode; 99179f82a2SJacky Bai uint32_t spsr; 100179f82a2SJacky Bai 101179f82a2SJacky Bai /* figure out what mode we enter the non-secure world */ 102179f82a2SJacky Bai el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; 103179f82a2SJacky Bai el_status &= ID_AA64PFR0_ELX_MASK; 104179f82a2SJacky Bai 105179f82a2SJacky Bai mode = (el_status) ? MODE_EL2 : MODE_EL1; 106179f82a2SJacky Bai 107179f82a2SJacky Bai spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 108179f82a2SJacky Bai return spsr; 109179f82a2SJacky Bai } 110179f82a2SJacky Bai 111179f82a2SJacky Bai void bl31_tzc380_setup(void) 112179f82a2SJacky Bai { 113179f82a2SJacky Bai unsigned int val; 114179f82a2SJacky Bai 115179f82a2SJacky Bai val = mmio_read_32(IMX_IOMUX_GPR_BASE + 0x28); 116179f82a2SJacky Bai if ((val & GPR_TZASC_EN) != GPR_TZASC_EN) 117179f82a2SJacky Bai return; 118179f82a2SJacky Bai 119179f82a2SJacky Bai tzc380_init(IMX_TZASC_BASE); 120179f82a2SJacky Bai 121179f82a2SJacky Bai /* 122179f82a2SJacky Bai * Need to substact offset 0x40000000 from CPU address when 123179f82a2SJacky Bai * programming tzasc region for i.mx8mm. 124179f82a2SJacky Bai */ 125179f82a2SJacky Bai 126179f82a2SJacky Bai /* Enable 1G-5G S/NS RW */ 127179f82a2SJacky Bai tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) | 128179f82a2SJacky Bai TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL); 129179f82a2SJacky Bai } 130179f82a2SJacky Bai 131179f82a2SJacky Bai void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 132179f82a2SJacky Bai u_register_t arg2, u_register_t arg3) 133179f82a2SJacky Bai { 134*101f0702SMarco Felsch unsigned int console_base = IMX_BOOT_UART_BASE; 135d7873bcdSAndre Przywara static console_t console; 136179f82a2SJacky Bai int i; 137179f82a2SJacky Bai 138179f82a2SJacky Bai /* Enable CSU NS access permission */ 139179f82a2SJacky Bai for (i = 0; i < 64; i++) { 140179f82a2SJacky Bai mmio_write_32(IMX_CSU_BASE + i * 4, 0x00ff00ff); 141179f82a2SJacky Bai } 142179f82a2SJacky Bai 143ac166f64SJacky Bai imx_aipstz_init(aipstz); 144179f82a2SJacky Bai 1453d660799SJacky Bai imx_rdc_init(rdc); 1463d660799SJacky Bai 1470a76495bSJacky Bai imx_csu_init(csu_cfg); 1480a76495bSJacky Bai 149df730d94SMarco Felsch if (console_base == 0U) { 150df730d94SMarco Felsch console_base = imx8m_uart_get_base(); 151df730d94SMarco Felsch } 152df730d94SMarco Felsch 153df730d94SMarco Felsch console_imx_uart_register(console_base, IMX_BOOT_UART_CLK_IN_HZ, 154179f82a2SJacky Bai IMX_CONSOLE_BAUDRATE, &console); 155179f82a2SJacky Bai /* This console is only used for boot stage */ 156d7873bcdSAndre Przywara console_set_scope(&console, CONSOLE_FLAG_BOOT); 157179f82a2SJacky Bai 158901d74b2SAndrey Zhizhikin imx8m_caam_init(); 159901d74b2SAndrey Zhizhikin 160179f82a2SJacky Bai /* 161179f82a2SJacky Bai * tell BL3-1 where the non-secure software image is located 162179f82a2SJacky Bai * and the entry state information. 163179f82a2SJacky Bai */ 164179f82a2SJacky Bai bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET; 165179f82a2SJacky Bai bl33_image_ep_info.spsr = get_spsr_for_bl33_entry(); 166179f82a2SJacky Bai SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 167179f82a2SJacky Bai 168ff3acfe3SJi Luo #if defined(SPD_opteed) || defined(SPD_trusty) 169abb6fee6SJacky Bai /* Populate entry point information for BL32 */ 170abb6fee6SJacky Bai SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0); 171abb6fee6SJacky Bai SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE); 172abb6fee6SJacky Bai bl32_image_ep_info.pc = BL32_BASE; 173abb6fee6SJacky Bai bl32_image_ep_info.spsr = 0; 174abb6fee6SJacky Bai 175abb6fee6SJacky Bai /* Pass TEE base and size to bl33 */ 176abb6fee6SJacky Bai bl33_image_ep_info.args.arg1 = BL32_BASE; 177abb6fee6SJacky Bai bl33_image_ep_info.args.arg2 = BL32_SIZE; 1789d0eed11SSilvano di Ninno 1799d0eed11SSilvano di Ninno #ifdef SPD_trusty 1809d0eed11SSilvano di Ninno bl32_image_ep_info.args.arg0 = BL32_SIZE; 1819d0eed11SSilvano di Ninno bl32_image_ep_info.args.arg1 = BL32_BASE; 1829d0eed11SSilvano di Ninno #else 1839d0eed11SSilvano di Ninno /* Make sure memory is clean */ 1849d0eed11SSilvano di Ninno mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0); 1859d0eed11SSilvano di Ninno bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR; 1869d0eed11SSilvano di Ninno bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR; 1879d0eed11SSilvano di Ninno #endif 188abb6fee6SJacky Bai #endif 189abb6fee6SJacky Bai 190179f82a2SJacky Bai bl31_tzc380_setup(); 191179f82a2SJacky Bai } 192179f82a2SJacky Bai 193686a5bc8SMarco Felsch #define MAP_BL31_TOTAL \ 194a8e6a2c8SMarco Felsch MAP_REGION_FLAT(BL31_START, BL31_SIZE, MT_MEMORY | MT_RW | MT_SECURE) 195686a5bc8SMarco Felsch #define MAP_BL31_RO \ 196686a5bc8SMarco Felsch MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, MT_MEMORY | MT_RO | MT_SECURE) 197686a5bc8SMarco Felsch #define MAP_COHERENT_MEM \ 198686a5bc8SMarco Felsch MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, \ 199686a5bc8SMarco Felsch MT_DEVICE | MT_RW | MT_SECURE) 200686a5bc8SMarco Felsch #define MAP_BL32_TOTAL \ 201686a5bc8SMarco Felsch MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW) 202686a5bc8SMarco Felsch 203179f82a2SJacky Bai void bl31_plat_arch_setup(void) 204179f82a2SJacky Bai { 205686a5bc8SMarco Felsch const mmap_region_t bl_regions[] = { 206686a5bc8SMarco Felsch MAP_BL31_TOTAL, 207686a5bc8SMarco Felsch MAP_BL31_RO, 208179f82a2SJacky Bai #if USE_COHERENT_MEM 209686a5bc8SMarco Felsch MAP_COHERENT_MEM, 210179f82a2SJacky Bai #endif 211ff3acfe3SJi Luo /* Map TEE memory */ 212686a5bc8SMarco Felsch MAP_BL32_TOTAL, 213686a5bc8SMarco Felsch {0} 214686a5bc8SMarco Felsch }; 215ff3acfe3SJi Luo 2160b727248SMarco Felsch setup_page_tables(bl_regions, imx_mmap); 217179f82a2SJacky Bai enable_mmu_el3(0); 218179f82a2SJacky Bai } 219179f82a2SJacky Bai 220179f82a2SJacky Bai void bl31_platform_setup(void) 221179f82a2SJacky Bai { 222179f82a2SJacky Bai generic_delay_timer_init(); 223179f82a2SJacky Bai 224179f82a2SJacky Bai /* select the CKIL source to 32K OSC */ 225179f82a2SJacky Bai mmio_write_32(IMX_ANAMIX_BASE + ANAMIX_MISC_CTL, 0x1); 226179f82a2SJacky Bai 227b7abf485SJacky Bai /* Init the dram info */ 228b7abf485SJacky Bai dram_info_init(SAVED_DRAM_TIMING_BASE); 229b7abf485SJacky Bai 230179f82a2SJacky Bai plat_gic_driver_init(); 231179f82a2SJacky Bai plat_gic_init(); 232179f82a2SJacky Bai 233179f82a2SJacky Bai imx_gpc_init(); 234179f82a2SJacky Bai } 235179f82a2SJacky Bai 236179f82a2SJacky Bai entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type) 237179f82a2SJacky Bai { 238179f82a2SJacky Bai if (type == NON_SECURE) 239179f82a2SJacky Bai return &bl33_image_ep_info; 240179f82a2SJacky Bai if (type == SECURE) 241179f82a2SJacky Bai return &bl32_image_ep_info; 242179f82a2SJacky Bai 243179f82a2SJacky Bai return NULL; 244179f82a2SJacky Bai } 245179f82a2SJacky Bai 246179f82a2SJacky Bai unsigned int plat_get_syscnt_freq2(void) 247179f82a2SJacky Bai { 248179f82a2SJacky Bai return COUNTER_FREQUENCY; 249179f82a2SJacky Bai } 250ff3acfe3SJi Luo 251ff3acfe3SJi Luo #ifdef SPD_trusty 252ff3acfe3SJi Luo void plat_trusty_set_boot_args(aapcs64_params_t *args) 253ff3acfe3SJi Luo { 254ff3acfe3SJi Luo args->arg0 = BL32_SIZE; 255ff3acfe3SJi Luo args->arg1 = BL32_BASE; 256ff3acfe3SJi Luo args->arg2 = TRUSTY_PARAMS_LEN_BYTES; 257ff3acfe3SJi Luo } 258ff3acfe3SJi Luo #endif 259