xref: /rk3399_ARM-atf/plat/imx/imx8m/ddr/dram.c (revision dd108c3c1fe3f958a38ae255e57b41e5453d077f)
1c71793c6SJacky Bai /*
25277c096SJacky Bai  * Copyright 2019-2023 NXP
3c71793c6SJacky Bai  *
4c71793c6SJacky Bai  * SPDX-License-Identifier: BSD-3-Clause
5c71793c6SJacky Bai  */
6c71793c6SJacky Bai 
79c336f61SJacky Bai #include <bl31/interrupt_mgmt.h>
89c336f61SJacky Bai #include <common/runtime_svc.h>
9c71793c6SJacky Bai #include <lib/mmio.h>
109c336f61SJacky Bai #include <lib/spinlock.h>
119c336f61SJacky Bai #include <plat/common/platform.h>
12c71793c6SJacky Bai 
13c71793c6SJacky Bai #include <dram.h>
14c71793c6SJacky Bai 
159c336f61SJacky Bai #define IMX_SIP_DDR_DVFS_GET_FREQ_COUNT		0x10
169c336f61SJacky Bai #define IMX_SIP_DDR_DVFS_GET_FREQ_INFO		0x11
179c336f61SJacky Bai 
18c71793c6SJacky Bai struct dram_info dram_info;
19c71793c6SJacky Bai 
209c336f61SJacky Bai /* lock used for DDR DVFS */
219c336f61SJacky Bai spinlock_t dfs_lock;
229c336f61SJacky Bai 
23*dd108c3cSJacky Bai #if defined(PLAT_imx8mq)
24*dd108c3cSJacky Bai /* ocram used to dram timing */
25*dd108c3cSJacky Bai static uint8_t dram_timing_saved[13 * 1024] __aligned(8);
26*dd108c3cSJacky Bai #endif
27*dd108c3cSJacky Bai 
289c336f61SJacky Bai static volatile uint32_t wfe_done;
299c336f61SJacky Bai static volatile bool wait_ddrc_hwffc_done = true;
309c336f61SJacky Bai static unsigned int dev_fsp = 0x1;
319c336f61SJacky Bai 
329c336f61SJacky Bai static uint32_t fsp_init_reg[3][4] = {
339c336f61SJacky Bai 	{ DDRC_INIT3(0), DDRC_INIT4(0), DDRC_INIT6(0), DDRC_INIT7(0) },
349c336f61SJacky Bai 	{ DDRC_FREQ1_INIT3(0), DDRC_FREQ1_INIT4(0), DDRC_FREQ1_INIT6(0), DDRC_FREQ1_INIT7(0) },
359c336f61SJacky Bai 	{ DDRC_FREQ2_INIT3(0), DDRC_FREQ2_INIT4(0), DDRC_FREQ2_INIT6(0), DDRC_FREQ2_INIT7(0) },
369c336f61SJacky Bai };
379c336f61SJacky Bai 
38*dd108c3cSJacky Bai #if defined(PLAT_imx8mq)
39*dd108c3cSJacky Bai static inline struct dram_cfg_param *get_cfg_ptr(void *ptr,
40*dd108c3cSJacky Bai 		void *old_base, void *new_base)
41*dd108c3cSJacky Bai {
42*dd108c3cSJacky Bai 	uintptr_t offset = (uintptr_t)ptr & ~((uintptr_t)old_base);
43*dd108c3cSJacky Bai 
44*dd108c3cSJacky Bai 	return (struct dram_cfg_param *)(offset + new_base);
45*dd108c3cSJacky Bai }
46*dd108c3cSJacky Bai 
47*dd108c3cSJacky Bai /* copy the dram timing info from DRAM to OCRAM */
48*dd108c3cSJacky Bai void imx8mq_dram_timing_copy(struct dram_timing_info *from)
49*dd108c3cSJacky Bai {
50*dd108c3cSJacky Bai 	struct dram_timing_info *info = (struct dram_timing_info *)dram_timing_saved;
51*dd108c3cSJacky Bai 
52*dd108c3cSJacky Bai 	/* copy the whole 13KB content used for dram timing info */
53*dd108c3cSJacky Bai 	memcpy(dram_timing_saved, from, sizeof(dram_timing_saved));
54*dd108c3cSJacky Bai 
55*dd108c3cSJacky Bai 	/* correct the header after copied into ocram */
56*dd108c3cSJacky Bai 	info->ddrc_cfg = get_cfg_ptr(info->ddrc_cfg, from, dram_timing_saved);
57*dd108c3cSJacky Bai 	info->ddrphy_cfg = get_cfg_ptr(info->ddrphy_cfg, from, dram_timing_saved);
58*dd108c3cSJacky Bai 	info->ddrphy_trained_csr = get_cfg_ptr(info->ddrphy_trained_csr, from, dram_timing_saved);
59*dd108c3cSJacky Bai 	info->ddrphy_pie = get_cfg_ptr(info->ddrphy_pie, from, dram_timing_saved);
60*dd108c3cSJacky Bai }
61*dd108c3cSJacky Bai #endif
62*dd108c3cSJacky Bai 
63a2655f48SJacky Bai #if defined(PLAT_imx8mp)
64a2655f48SJacky Bai static uint32_t lpddr4_mr_read(unsigned int mr_rank, unsigned int mr_addr)
65a2655f48SJacky Bai {
66a2655f48SJacky Bai 	unsigned int tmp, drate_byte;
67a2655f48SJacky Bai 
68a2655f48SJacky Bai 	tmp = mmio_read_32(DRC_PERF_MON_MRR0_DAT(0));
69a2655f48SJacky Bai 	mmio_write_32(DRC_PERF_MON_MRR0_DAT(0), tmp | 0x1);
70a2655f48SJacky Bai 	do {
71a2655f48SJacky Bai 		tmp = mmio_read_32(DDRC_MRSTAT(0));
72a2655f48SJacky Bai 	} while (tmp & 0x1);
73a2655f48SJacky Bai 
74a2655f48SJacky Bai 	mmio_write_32(DDRC_MRCTRL0(0), (mr_rank << 4) | 0x1);
75a2655f48SJacky Bai 	mmio_write_32(DDRC_MRCTRL1(0), (mr_addr << 8));
76a2655f48SJacky Bai 	mmio_write_32(DDRC_MRCTRL0(0), (mr_rank << 4) | BIT(31) | 0x1);
77a2655f48SJacky Bai 
78a2655f48SJacky Bai 	/* Workaround for SNPS STAR 9001549457 */
79a2655f48SJacky Bai 	do {
80a2655f48SJacky Bai 		tmp = mmio_read_32(DDRC_MRSTAT(0));
81a2655f48SJacky Bai 	} while (tmp & 0x1);
82a2655f48SJacky Bai 
83a2655f48SJacky Bai 	do {
84a2655f48SJacky Bai 		tmp = mmio_read_32(DRC_PERF_MON_MRR0_DAT(0));
85a2655f48SJacky Bai 	} while (!(tmp & 0x8));
86a2655f48SJacky Bai 	tmp = mmio_read_32(DRC_PERF_MON_MRR1_DAT(0));
87a2655f48SJacky Bai 
88a2655f48SJacky Bai 	drate_byte = (mmio_read_32(DDRC_DERATEEN(0)) >> 4) & 0xff;
89a2655f48SJacky Bai 	tmp = (tmp >> (drate_byte * 8)) & 0xff;
90a2655f48SJacky Bai 	mmio_write_32(DRC_PERF_MON_MRR0_DAT(0), 0x4);
91a2655f48SJacky Bai 
92a2655f48SJacky Bai 	return tmp;
93a2655f48SJacky Bai }
94a2655f48SJacky Bai #endif
95a2655f48SJacky Bai 
969c336f61SJacky Bai static void get_mr_values(uint32_t (*mr_value)[8])
979c336f61SJacky Bai {
989c336f61SJacky Bai 	uint32_t init_val;
999c336f61SJacky Bai 	unsigned int i, fsp_index;
1009c336f61SJacky Bai 
1019c336f61SJacky Bai 	for (fsp_index = 0U; fsp_index < 3U; fsp_index++) {
1029c336f61SJacky Bai 		for (i = 0U; i < 4U; i++) {
1039c336f61SJacky Bai 			init_val = mmio_read_32(fsp_init_reg[fsp_index][i]);
1049c336f61SJacky Bai 			mr_value[fsp_index][2*i] = init_val >> 16;
1059c336f61SJacky Bai 			mr_value[fsp_index][2*i + 1] = init_val & 0xFFFF;
1069c336f61SJacky Bai 		}
107a2655f48SJacky Bai 
108a2655f48SJacky Bai #if defined(PLAT_imx8mp)
109a2655f48SJacky Bai 		if (dram_info.dram_type == DDRC_LPDDR4) {
110a2655f48SJacky Bai 			mr_value[fsp_index][5] = lpddr4_mr_read(1, MR12); /* read MR12 from DRAM */
111a2655f48SJacky Bai 			mr_value[fsp_index][7] = lpddr4_mr_read(1, MR14); /* read MR14 from DRAM */
112a2655f48SJacky Bai 		}
113a2655f48SJacky Bai #endif
1149c336f61SJacky Bai 	}
1159c336f61SJacky Bai }
1169c336f61SJacky Bai 
11733300849SJacky Bai static void save_rank_setting(void)
11833300849SJacky Bai {
11933300849SJacky Bai 	uint32_t i, offset;
12033300849SJacky Bai 	uint32_t pstate_num = dram_info.num_fsp;
12133300849SJacky Bai 
1220331b1c6SJacky Bai 	/* only support maximum 3 setpoints */
1230331b1c6SJacky Bai 	pstate_num = (pstate_num > MAX_FSP_NUM) ? MAX_FSP_NUM : pstate_num;
1240331b1c6SJacky Bai 
12533300849SJacky Bai 	for (i = 0U; i < pstate_num; i++) {
12633300849SJacky Bai 		offset = i ? (i + 1) * 0x1000 : 0U;
12733300849SJacky Bai 		dram_info.rank_setting[i][0] = mmio_read_32(DDRC_DRAMTMG2(0) + offset);
12833300849SJacky Bai 		if (dram_info.dram_type != DDRC_LPDDR4) {
12933300849SJacky Bai 			dram_info.rank_setting[i][1] = mmio_read_32(DDRC_DRAMTMG9(0) + offset);
13033300849SJacky Bai 		}
13133300849SJacky Bai #if !defined(PLAT_imx8mq)
13233300849SJacky Bai 		dram_info.rank_setting[i][2] = mmio_read_32(DDRC_RANKCTL(0) + offset);
13333300849SJacky Bai #endif
13433300849SJacky Bai 	}
13533300849SJacky Bai #if defined(PLAT_imx8mq)
13633300849SJacky Bai 	dram_info.rank_setting[0][2] = mmio_read_32(DDRC_RANKCTL(0));
13733300849SJacky Bai #endif
13833300849SJacky Bai }
139c71793c6SJacky Bai /* Restore the ddrc configs */
140c71793c6SJacky Bai void dram_umctl2_init(struct dram_timing_info *timing)
141c71793c6SJacky Bai {
142c71793c6SJacky Bai 	struct dram_cfg_param *ddrc_cfg = timing->ddrc_cfg;
143c71793c6SJacky Bai 	unsigned int i;
144c71793c6SJacky Bai 
145c71793c6SJacky Bai 	for (i = 0U; i < timing->ddrc_cfg_num; i++) {
146c71793c6SJacky Bai 		mmio_write_32(ddrc_cfg->reg, ddrc_cfg->val);
147c71793c6SJacky Bai 		ddrc_cfg++;
148c71793c6SJacky Bai 	}
149c71793c6SJacky Bai 
150c71793c6SJacky Bai 	/* set the default fsp to P0 */
151c71793c6SJacky Bai 	mmio_write_32(DDRC_MSTR2(0), 0x0);
152c71793c6SJacky Bai }
153c71793c6SJacky Bai 
154c71793c6SJacky Bai /* Restore the dram PHY config */
155c71793c6SJacky Bai void dram_phy_init(struct dram_timing_info *timing)
156c71793c6SJacky Bai {
157c71793c6SJacky Bai 	struct dram_cfg_param *cfg = timing->ddrphy_cfg;
158c71793c6SJacky Bai 	unsigned int i;
159c71793c6SJacky Bai 
160c71793c6SJacky Bai 	/* Restore the PHY init config */
161c71793c6SJacky Bai 	cfg = timing->ddrphy_cfg;
162c71793c6SJacky Bai 	for (i = 0U; i < timing->ddrphy_cfg_num; i++) {
163c71793c6SJacky Bai 		dwc_ddrphy_apb_wr(cfg->reg, cfg->val);
164c71793c6SJacky Bai 		cfg++;
165c71793c6SJacky Bai 	}
166c71793c6SJacky Bai 
167c71793c6SJacky Bai 	/* Restore the DDR PHY CSRs */
168c71793c6SJacky Bai 	cfg = timing->ddrphy_trained_csr;
169c71793c6SJacky Bai 	for (i = 0U; i < timing->ddrphy_trained_csr_num; i++) {
170c71793c6SJacky Bai 		dwc_ddrphy_apb_wr(cfg->reg, cfg->val);
171c71793c6SJacky Bai 		cfg++;
172c71793c6SJacky Bai 	}
173c71793c6SJacky Bai 
174c71793c6SJacky Bai 	/* Load the PIE image */
175c71793c6SJacky Bai 	cfg = timing->ddrphy_pie;
176c71793c6SJacky Bai 	for (i = 0U; i < timing->ddrphy_pie_num; i++) {
177c71793c6SJacky Bai 		dwc_ddrphy_apb_wr(cfg->reg, cfg->val);
178c71793c6SJacky Bai 		cfg++;
179c71793c6SJacky Bai 	}
180c71793c6SJacky Bai }
181c71793c6SJacky Bai 
1829c336f61SJacky Bai /* EL3 SGI-8 IPI handler for DDR Dynamic frequency scaling */
1839c336f61SJacky Bai static uint64_t waiting_dvfs(uint32_t id, uint32_t flags,
1849c336f61SJacky Bai 				void *handle, void *cookie)
1859c336f61SJacky Bai {
1869c336f61SJacky Bai 	uint64_t mpidr = read_mpidr_el1();
1879c336f61SJacky Bai 	unsigned int cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
1889c336f61SJacky Bai 	uint32_t irq;
1899c336f61SJacky Bai 
1909c336f61SJacky Bai 	irq = plat_ic_acknowledge_interrupt();
1919c336f61SJacky Bai 	if (irq < 1022U) {
1929c336f61SJacky Bai 		plat_ic_end_of_interrupt(irq);
1939c336f61SJacky Bai 	}
1949c336f61SJacky Bai 
1959c336f61SJacky Bai 	/* set the WFE done status */
1969c336f61SJacky Bai 	spin_lock(&dfs_lock);
1979c336f61SJacky Bai 	wfe_done |= (1 << cpu_id * 8);
1989c336f61SJacky Bai 	dsb();
1999c336f61SJacky Bai 	spin_unlock(&dfs_lock);
2009c336f61SJacky Bai 
2019c336f61SJacky Bai 	while (1) {
2029c336f61SJacky Bai 		/* ddr frequency change done */
2039c336f61SJacky Bai 		if (!wait_ddrc_hwffc_done)
2049c336f61SJacky Bai 			break;
2059c336f61SJacky Bai 
2069c336f61SJacky Bai 		wfe();
2079c336f61SJacky Bai 	}
2089c336f61SJacky Bai 
2099c336f61SJacky Bai 	return 0;
2109c336f61SJacky Bai }
2119c336f61SJacky Bai 
212c71793c6SJacky Bai void dram_info_init(unsigned long dram_timing_base)
213c71793c6SJacky Bai {
214c71793c6SJacky Bai 	uint32_t ddrc_mstr, current_fsp;
2156c8f5231SMarco Felsch 	unsigned int idx = 0;
2169c336f61SJacky Bai 	uint32_t flags = 0;
2179c336f61SJacky Bai 	uint32_t rc;
2189c336f61SJacky Bai 	unsigned int i;
219c71793c6SJacky Bai 
220c71793c6SJacky Bai 	/* Get the dram type & rank */
221c71793c6SJacky Bai 	ddrc_mstr = mmio_read_32(DDRC_MSTR(0));
222c71793c6SJacky Bai 
223c71793c6SJacky Bai 	dram_info.dram_type = ddrc_mstr & DDR_TYPE_MASK;
2245277c096SJacky Bai 	dram_info.num_rank = ((ddrc_mstr >> 24) & ACTIVE_RANK_MASK) == 0x3 ?
2255277c096SJacky Bai 		DDRC_ACTIVE_TWO_RANK : DDRC_ACTIVE_ONE_RANK;
226c71793c6SJacky Bai 
227c71793c6SJacky Bai 	/* Get current fsp info */
22825c43233SJacky Bai 	current_fsp = mmio_read_32(DDRC_DFIMISC(0));
22925c43233SJacky Bai 	current_fsp = (current_fsp >> 8) & 0xf;
230c71793c6SJacky Bai 	dram_info.boot_fsp = current_fsp;
231c71793c6SJacky Bai 	dram_info.current_fsp = current_fsp;
232c71793c6SJacky Bai 
233*dd108c3cSJacky Bai #if defined(PLAT_imx8mq)
234*dd108c3cSJacky Bai 	imx8mq_dram_timing_copy((struct dram_timing_info *)dram_timing_base);
235*dd108c3cSJacky Bai 	dram_timing_base = (unsigned long) dram_timing_saved;
236*dd108c3cSJacky Bai #endif
2379c336f61SJacky Bai 	get_mr_values(dram_info.mr_table);
2389c336f61SJacky Bai 
239c71793c6SJacky Bai 	dram_info.timing_info = (struct dram_timing_info *)dram_timing_base;
2409c336f61SJacky Bai 
2419c336f61SJacky Bai 	/* get the num of supported fsp */
2429c336f61SJacky Bai 	for (i = 0U; i < 4U; ++i) {
2439c336f61SJacky Bai 		if (!dram_info.timing_info->fsp_table[i]) {
2449c336f61SJacky Bai 			break;
2459c336f61SJacky Bai 		}
2466c8f5231SMarco Felsch 		idx = i;
2479c336f61SJacky Bai 	}
2480331b1c6SJacky Bai 
2490331b1c6SJacky Bai 	/* only support maximum 3 setpoints */
2500331b1c6SJacky Bai 	dram_info.num_fsp = (i > MAX_FSP_NUM) ? MAX_FSP_NUM : i;
2510331b1c6SJacky Bai 
2520331b1c6SJacky Bai 	/* no valid fsp table, return directly */
2530331b1c6SJacky Bai 	if (i == 0U) {
2540331b1c6SJacky Bai 		return;
2550331b1c6SJacky Bai 	}
2569c336f61SJacky Bai 
25733300849SJacky Bai 	/* save the DRAMTMG2/9 for rank to rank workaround */
25833300849SJacky Bai 	save_rank_setting();
25933300849SJacky Bai 
2609c336f61SJacky Bai 	/* check if has bypass mode support */
2616c8f5231SMarco Felsch 	if (dram_info.timing_info->fsp_table[idx] < 666) {
2629c336f61SJacky Bai 		dram_info.bypass_mode = true;
2639c336f61SJacky Bai 	} else {
2649c336f61SJacky Bai 		dram_info.bypass_mode = false;
2659c336f61SJacky Bai 	}
2669c336f61SJacky Bai 
2679c336f61SJacky Bai 	/* Register the EL3 handler for DDR DVFS */
2689c336f61SJacky Bai 	set_interrupt_rm_flag(flags, NON_SECURE);
2699c336f61SJacky Bai 	rc = register_interrupt_type_handler(INTR_TYPE_EL3, waiting_dvfs, flags);
2709c336f61SJacky Bai 	if (rc != 0) {
2719c336f61SJacky Bai 		panic();
2729c336f61SJacky Bai 	}
2739c336f61SJacky Bai 
2740e39488fSJacky Bai 	if (dram_info.dram_type == DDRC_LPDDR4 && current_fsp != 0x0) {
2750e39488fSJacky Bai 		/* flush the L1/L2 cache */
2760e39488fSJacky Bai 		dcsw_op_all(DCCSW);
2770e39488fSJacky Bai 		lpddr4_swffc(&dram_info, dev_fsp, 0x0);
2780e39488fSJacky Bai 		dev_fsp = (~dev_fsp) & 0x1;
2790e39488fSJacky Bai 	} else if (current_fsp != 0x0) {
2800e39488fSJacky Bai 		/* flush the L1/L2 cache */
2810e39488fSJacky Bai 		dcsw_op_all(DCCSW);
2820e39488fSJacky Bai 		ddr4_swffc(&dram_info, 0x0);
2830e39488fSJacky Bai 	}
2840e39488fSJacky Bai }
2859c336f61SJacky Bai 
2869c336f61SJacky Bai /*
2879c336f61SJacky Bai  * For each freq return the following info:
2889c336f61SJacky Bai  *
2899c336f61SJacky Bai  * r1: data rate
2909c336f61SJacky Bai  * r2: 1 + dram_core parent
2919c336f61SJacky Bai  * r3: 1 + dram_alt parent index
2929c336f61SJacky Bai  * r4: 1 + dram_apb parent index
2939c336f61SJacky Bai  *
2949c336f61SJacky Bai  * The parent indices can be used by an OS who manages source clocks to enabled
2959c336f61SJacky Bai  * them ahead of the switch.
2969c336f61SJacky Bai  *
2979c336f61SJacky Bai  * A parent value of "0" means "don't care".
2989c336f61SJacky Bai  *
2999c336f61SJacky Bai  * Current implementation of freq switch is hardcoded in
3009c336f61SJacky Bai  * plat/imx/common/imx8m/clock.c but in theory this can be enhanced to support
3019c336f61SJacky Bai  * a wide variety of rates.
3029c336f61SJacky Bai  */
3039c336f61SJacky Bai int dram_dvfs_get_freq_info(void *handle, u_register_t index)
3049c336f61SJacky Bai {
3059c336f61SJacky Bai 	switch (index) {
3069c336f61SJacky Bai 	case 0:
3079c336f61SJacky Bai 		 SMC_RET4(handle, dram_info.timing_info->fsp_table[0],
3089c336f61SJacky Bai 			1, 0, 5);
3099c336f61SJacky Bai 	case 1:
3109c336f61SJacky Bai 		if (!dram_info.bypass_mode) {
3119c336f61SJacky Bai 			SMC_RET4(handle, dram_info.timing_info->fsp_table[1],
3129c336f61SJacky Bai 				1, 0, 0);
3139c336f61SJacky Bai 		}
3149c336f61SJacky Bai 		SMC_RET4(handle, dram_info.timing_info->fsp_table[1],
3159c336f61SJacky Bai 			2, 2, 4);
3169c336f61SJacky Bai 	case 2:
3179c336f61SJacky Bai 		if (!dram_info.bypass_mode) {
3189c336f61SJacky Bai 			SMC_RET4(handle, dram_info.timing_info->fsp_table[2],
3199c336f61SJacky Bai 				1, 0, 0);
3209c336f61SJacky Bai 		}
3219c336f61SJacky Bai 		SMC_RET4(handle, dram_info.timing_info->fsp_table[2],
3229c336f61SJacky Bai 			2, 3, 3);
3239c336f61SJacky Bai 	case 3:
3249c336f61SJacky Bai 		 SMC_RET4(handle, dram_info.timing_info->fsp_table[3],
3259c336f61SJacky Bai 			1, 0, 0);
3269c336f61SJacky Bai 	default:
3279c336f61SJacky Bai 		SMC_RET1(handle, -3);
3289c336f61SJacky Bai 	}
3299c336f61SJacky Bai }
3309c336f61SJacky Bai 
3319c336f61SJacky Bai int dram_dvfs_handler(uint32_t smc_fid, void *handle,
3329c336f61SJacky Bai 	u_register_t x1, u_register_t x2, u_register_t x3)
3339c336f61SJacky Bai {
3349c336f61SJacky Bai 	uint64_t mpidr = read_mpidr_el1();
3359c336f61SJacky Bai 	unsigned int cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
3369c336f61SJacky Bai 	unsigned int fsp_index = x1;
3379c336f61SJacky Bai 	uint32_t online_cores = x2;
3389c336f61SJacky Bai 
3399c336f61SJacky Bai 	if (x1 == IMX_SIP_DDR_DVFS_GET_FREQ_COUNT) {
3409c336f61SJacky Bai 		SMC_RET1(handle, dram_info.num_fsp);
3419c336f61SJacky Bai 	} else if (x1 == IMX_SIP_DDR_DVFS_GET_FREQ_INFO) {
3429c336f61SJacky Bai 		return dram_dvfs_get_freq_info(handle, x2);
3430331b1c6SJacky Bai 	} else if (x1 < 3U) {
3449c336f61SJacky Bai 		wait_ddrc_hwffc_done = true;
3459c336f61SJacky Bai 		dsb();
3469c336f61SJacky Bai 
3479c336f61SJacky Bai 		/* trigger the SGI IPI to info other cores */
3489c336f61SJacky Bai 		for (int i = 0; i < PLATFORM_CORE_COUNT; i++) {
3499c336f61SJacky Bai 			if (cpu_id != i && (online_cores & (0x1 << (i * 8)))) {
3509c336f61SJacky Bai 				plat_ic_raise_el3_sgi(0x8, i);
3519c336f61SJacky Bai 			}
3529c336f61SJacky Bai 		}
3539c336f61SJacky Bai 
3549c336f61SJacky Bai 		/* make sure all the core in WFE */
3559c336f61SJacky Bai 		online_cores &= ~(0x1 << (cpu_id * 8));
3569c336f61SJacky Bai 		while (1) {
3579c336f61SJacky Bai 			if (online_cores == wfe_done) {
3589c336f61SJacky Bai 				break;
3599c336f61SJacky Bai 			}
3609c336f61SJacky Bai 		}
3619c336f61SJacky Bai 
3629c336f61SJacky Bai 		/* flush the L1/L2 cache */
3639c336f61SJacky Bai 		dcsw_op_all(DCCSW);
3649c336f61SJacky Bai 
3659c336f61SJacky Bai 		if (dram_info.dram_type == DDRC_LPDDR4) {
3669c336f61SJacky Bai 			lpddr4_swffc(&dram_info, dev_fsp, fsp_index);
3679c336f61SJacky Bai 			dev_fsp = (~dev_fsp) & 0x1;
3680e39488fSJacky Bai 		} else {
3699c336f61SJacky Bai 			ddr4_swffc(&dram_info, fsp_index);
3709c336f61SJacky Bai 		}
3719c336f61SJacky Bai 
3729c336f61SJacky Bai 		dram_info.current_fsp = fsp_index;
3739c336f61SJacky Bai 		wait_ddrc_hwffc_done = false;
3749c336f61SJacky Bai 		wfe_done = 0;
3759c336f61SJacky Bai 		dsb();
3769c336f61SJacky Bai 		sev();
3779c336f61SJacky Bai 		isb();
3789c336f61SJacky Bai 	}
3799c336f61SJacky Bai 
3809c336f61SJacky Bai 	SMC_RET1(handle, 0);
381c71793c6SJacky Bai }
382