1c71793c6SJacky Bai /* 2c71793c6SJacky Bai * Copyright 2019-2022 NXP 3c71793c6SJacky Bai * 4c71793c6SJacky Bai * SPDX-License-Identifier: BSD-3-Clause 5c71793c6SJacky Bai */ 6c71793c6SJacky Bai 79c336f61SJacky Bai #include <bl31/interrupt_mgmt.h> 89c336f61SJacky Bai #include <common/runtime_svc.h> 9c71793c6SJacky Bai #include <lib/mmio.h> 109c336f61SJacky Bai #include <lib/spinlock.h> 119c336f61SJacky Bai #include <plat/common/platform.h> 12c71793c6SJacky Bai 13c71793c6SJacky Bai #include <dram.h> 14c71793c6SJacky Bai 159c336f61SJacky Bai #define IMX_SIP_DDR_DVFS_GET_FREQ_COUNT 0x10 169c336f61SJacky Bai #define IMX_SIP_DDR_DVFS_GET_FREQ_INFO 0x11 179c336f61SJacky Bai 18c71793c6SJacky Bai struct dram_info dram_info; 19c71793c6SJacky Bai 209c336f61SJacky Bai /* lock used for DDR DVFS */ 219c336f61SJacky Bai spinlock_t dfs_lock; 229c336f61SJacky Bai 239c336f61SJacky Bai static volatile uint32_t wfe_done; 249c336f61SJacky Bai static volatile bool wait_ddrc_hwffc_done = true; 259c336f61SJacky Bai static unsigned int dev_fsp = 0x1; 269c336f61SJacky Bai 279c336f61SJacky Bai static uint32_t fsp_init_reg[3][4] = { 289c336f61SJacky Bai { DDRC_INIT3(0), DDRC_INIT4(0), DDRC_INIT6(0), DDRC_INIT7(0) }, 299c336f61SJacky Bai { DDRC_FREQ1_INIT3(0), DDRC_FREQ1_INIT4(0), DDRC_FREQ1_INIT6(0), DDRC_FREQ1_INIT7(0) }, 309c336f61SJacky Bai { DDRC_FREQ2_INIT3(0), DDRC_FREQ2_INIT4(0), DDRC_FREQ2_INIT6(0), DDRC_FREQ2_INIT7(0) }, 319c336f61SJacky Bai }; 329c336f61SJacky Bai 339c336f61SJacky Bai static void get_mr_values(uint32_t (*mr_value)[8]) 349c336f61SJacky Bai { 359c336f61SJacky Bai uint32_t init_val; 369c336f61SJacky Bai unsigned int i, fsp_index; 379c336f61SJacky Bai 389c336f61SJacky Bai for (fsp_index = 0U; fsp_index < 3U; fsp_index++) { 399c336f61SJacky Bai for (i = 0U; i < 4U; i++) { 409c336f61SJacky Bai init_val = mmio_read_32(fsp_init_reg[fsp_index][i]); 419c336f61SJacky Bai mr_value[fsp_index][2*i] = init_val >> 16; 429c336f61SJacky Bai mr_value[fsp_index][2*i + 1] = init_val & 0xFFFF; 439c336f61SJacky Bai } 449c336f61SJacky Bai } 459c336f61SJacky Bai } 469c336f61SJacky Bai 47c71793c6SJacky Bai /* Restore the ddrc configs */ 48c71793c6SJacky Bai void dram_umctl2_init(struct dram_timing_info *timing) 49c71793c6SJacky Bai { 50c71793c6SJacky Bai struct dram_cfg_param *ddrc_cfg = timing->ddrc_cfg; 51c71793c6SJacky Bai unsigned int i; 52c71793c6SJacky Bai 53c71793c6SJacky Bai for (i = 0U; i < timing->ddrc_cfg_num; i++) { 54c71793c6SJacky Bai mmio_write_32(ddrc_cfg->reg, ddrc_cfg->val); 55c71793c6SJacky Bai ddrc_cfg++; 56c71793c6SJacky Bai } 57c71793c6SJacky Bai 58c71793c6SJacky Bai /* set the default fsp to P0 */ 59c71793c6SJacky Bai mmio_write_32(DDRC_MSTR2(0), 0x0); 60c71793c6SJacky Bai } 61c71793c6SJacky Bai 62c71793c6SJacky Bai /* Restore the dram PHY config */ 63c71793c6SJacky Bai void dram_phy_init(struct dram_timing_info *timing) 64c71793c6SJacky Bai { 65c71793c6SJacky Bai struct dram_cfg_param *cfg = timing->ddrphy_cfg; 66c71793c6SJacky Bai unsigned int i; 67c71793c6SJacky Bai 68c71793c6SJacky Bai /* Restore the PHY init config */ 69c71793c6SJacky Bai cfg = timing->ddrphy_cfg; 70c71793c6SJacky Bai for (i = 0U; i < timing->ddrphy_cfg_num; i++) { 71c71793c6SJacky Bai dwc_ddrphy_apb_wr(cfg->reg, cfg->val); 72c71793c6SJacky Bai cfg++; 73c71793c6SJacky Bai } 74c71793c6SJacky Bai 75c71793c6SJacky Bai /* Restore the DDR PHY CSRs */ 76c71793c6SJacky Bai cfg = timing->ddrphy_trained_csr; 77c71793c6SJacky Bai for (i = 0U; i < timing->ddrphy_trained_csr_num; i++) { 78c71793c6SJacky Bai dwc_ddrphy_apb_wr(cfg->reg, cfg->val); 79c71793c6SJacky Bai cfg++; 80c71793c6SJacky Bai } 81c71793c6SJacky Bai 82c71793c6SJacky Bai /* Load the PIE image */ 83c71793c6SJacky Bai cfg = timing->ddrphy_pie; 84c71793c6SJacky Bai for (i = 0U; i < timing->ddrphy_pie_num; i++) { 85c71793c6SJacky Bai dwc_ddrphy_apb_wr(cfg->reg, cfg->val); 86c71793c6SJacky Bai cfg++; 87c71793c6SJacky Bai } 88c71793c6SJacky Bai } 89c71793c6SJacky Bai 909c336f61SJacky Bai /* EL3 SGI-8 IPI handler for DDR Dynamic frequency scaling */ 919c336f61SJacky Bai static uint64_t waiting_dvfs(uint32_t id, uint32_t flags, 929c336f61SJacky Bai void *handle, void *cookie) 939c336f61SJacky Bai { 949c336f61SJacky Bai uint64_t mpidr = read_mpidr_el1(); 959c336f61SJacky Bai unsigned int cpu_id = MPIDR_AFFLVL0_VAL(mpidr); 969c336f61SJacky Bai uint32_t irq; 979c336f61SJacky Bai 989c336f61SJacky Bai irq = plat_ic_acknowledge_interrupt(); 999c336f61SJacky Bai if (irq < 1022U) { 1009c336f61SJacky Bai plat_ic_end_of_interrupt(irq); 1019c336f61SJacky Bai } 1029c336f61SJacky Bai 1039c336f61SJacky Bai /* set the WFE done status */ 1049c336f61SJacky Bai spin_lock(&dfs_lock); 1059c336f61SJacky Bai wfe_done |= (1 << cpu_id * 8); 1069c336f61SJacky Bai dsb(); 1079c336f61SJacky Bai spin_unlock(&dfs_lock); 1089c336f61SJacky Bai 1099c336f61SJacky Bai while (1) { 1109c336f61SJacky Bai /* ddr frequency change done */ 1119c336f61SJacky Bai if (!wait_ddrc_hwffc_done) 1129c336f61SJacky Bai break; 1139c336f61SJacky Bai 1149c336f61SJacky Bai wfe(); 1159c336f61SJacky Bai } 1169c336f61SJacky Bai 1179c336f61SJacky Bai return 0; 1189c336f61SJacky Bai } 1199c336f61SJacky Bai 120c71793c6SJacky Bai void dram_info_init(unsigned long dram_timing_base) 121c71793c6SJacky Bai { 122c71793c6SJacky Bai uint32_t ddrc_mstr, current_fsp; 123*6c8f5231SMarco Felsch unsigned int idx = 0; 1249c336f61SJacky Bai uint32_t flags = 0; 1259c336f61SJacky Bai uint32_t rc; 1269c336f61SJacky Bai unsigned int i; 127c71793c6SJacky Bai 128c71793c6SJacky Bai /* Get the dram type & rank */ 129c71793c6SJacky Bai ddrc_mstr = mmio_read_32(DDRC_MSTR(0)); 130c71793c6SJacky Bai 131c71793c6SJacky Bai dram_info.dram_type = ddrc_mstr & DDR_TYPE_MASK; 132c71793c6SJacky Bai dram_info.num_rank = (ddrc_mstr >> 24) & ACTIVE_RANK_MASK; 133c71793c6SJacky Bai 134c71793c6SJacky Bai /* Get current fsp info */ 135c71793c6SJacky Bai current_fsp = mmio_read_32(DDRC_DFIMISC(0)) & 0xf; 136c71793c6SJacky Bai dram_info.boot_fsp = current_fsp; 137c71793c6SJacky Bai dram_info.current_fsp = current_fsp; 138c71793c6SJacky Bai 1399c336f61SJacky Bai get_mr_values(dram_info.mr_table); 1409c336f61SJacky Bai 141c71793c6SJacky Bai dram_info.timing_info = (struct dram_timing_info *)dram_timing_base; 1429c336f61SJacky Bai 1439c336f61SJacky Bai /* get the num of supported fsp */ 1449c336f61SJacky Bai for (i = 0U; i < 4U; ++i) { 1459c336f61SJacky Bai if (!dram_info.timing_info->fsp_table[i]) { 1469c336f61SJacky Bai break; 1479c336f61SJacky Bai } 148*6c8f5231SMarco Felsch idx = i; 1499c336f61SJacky Bai } 1509c336f61SJacky Bai dram_info.num_fsp = i; 1519c336f61SJacky Bai 1529c336f61SJacky Bai /* check if has bypass mode support */ 153*6c8f5231SMarco Felsch if (dram_info.timing_info->fsp_table[idx] < 666) { 1549c336f61SJacky Bai dram_info.bypass_mode = true; 1559c336f61SJacky Bai } else { 1569c336f61SJacky Bai dram_info.bypass_mode = false; 1579c336f61SJacky Bai } 1589c336f61SJacky Bai 1599c336f61SJacky Bai /* Register the EL3 handler for DDR DVFS */ 1609c336f61SJacky Bai set_interrupt_rm_flag(flags, NON_SECURE); 1619c336f61SJacky Bai rc = register_interrupt_type_handler(INTR_TYPE_EL3, waiting_dvfs, flags); 1629c336f61SJacky Bai if (rc != 0) { 1639c336f61SJacky Bai panic(); 1649c336f61SJacky Bai } 1659c336f61SJacky Bai } 1669c336f61SJacky Bai 1679c336f61SJacky Bai 1689c336f61SJacky Bai /* 1699c336f61SJacky Bai * For each freq return the following info: 1709c336f61SJacky Bai * 1719c336f61SJacky Bai * r1: data rate 1729c336f61SJacky Bai * r2: 1 + dram_core parent 1739c336f61SJacky Bai * r3: 1 + dram_alt parent index 1749c336f61SJacky Bai * r4: 1 + dram_apb parent index 1759c336f61SJacky Bai * 1769c336f61SJacky Bai * The parent indices can be used by an OS who manages source clocks to enabled 1779c336f61SJacky Bai * them ahead of the switch. 1789c336f61SJacky Bai * 1799c336f61SJacky Bai * A parent value of "0" means "don't care". 1809c336f61SJacky Bai * 1819c336f61SJacky Bai * Current implementation of freq switch is hardcoded in 1829c336f61SJacky Bai * plat/imx/common/imx8m/clock.c but in theory this can be enhanced to support 1839c336f61SJacky Bai * a wide variety of rates. 1849c336f61SJacky Bai */ 1859c336f61SJacky Bai int dram_dvfs_get_freq_info(void *handle, u_register_t index) 1869c336f61SJacky Bai { 1879c336f61SJacky Bai switch (index) { 1889c336f61SJacky Bai case 0: 1899c336f61SJacky Bai SMC_RET4(handle, dram_info.timing_info->fsp_table[0], 1909c336f61SJacky Bai 1, 0, 5); 1919c336f61SJacky Bai case 1: 1929c336f61SJacky Bai if (!dram_info.bypass_mode) { 1939c336f61SJacky Bai SMC_RET4(handle, dram_info.timing_info->fsp_table[1], 1949c336f61SJacky Bai 1, 0, 0); 1959c336f61SJacky Bai } 1969c336f61SJacky Bai SMC_RET4(handle, dram_info.timing_info->fsp_table[1], 1979c336f61SJacky Bai 2, 2, 4); 1989c336f61SJacky Bai case 2: 1999c336f61SJacky Bai if (!dram_info.bypass_mode) { 2009c336f61SJacky Bai SMC_RET4(handle, dram_info.timing_info->fsp_table[2], 2019c336f61SJacky Bai 1, 0, 0); 2029c336f61SJacky Bai } 2039c336f61SJacky Bai SMC_RET4(handle, dram_info.timing_info->fsp_table[2], 2049c336f61SJacky Bai 2, 3, 3); 2059c336f61SJacky Bai case 3: 2069c336f61SJacky Bai SMC_RET4(handle, dram_info.timing_info->fsp_table[3], 2079c336f61SJacky Bai 1, 0, 0); 2089c336f61SJacky Bai default: 2099c336f61SJacky Bai SMC_RET1(handle, -3); 2109c336f61SJacky Bai } 2119c336f61SJacky Bai } 2129c336f61SJacky Bai 2139c336f61SJacky Bai int dram_dvfs_handler(uint32_t smc_fid, void *handle, 2149c336f61SJacky Bai u_register_t x1, u_register_t x2, u_register_t x3) 2159c336f61SJacky Bai { 2169c336f61SJacky Bai uint64_t mpidr = read_mpidr_el1(); 2179c336f61SJacky Bai unsigned int cpu_id = MPIDR_AFFLVL0_VAL(mpidr); 2189c336f61SJacky Bai unsigned int fsp_index = x1; 2199c336f61SJacky Bai uint32_t online_cores = x2; 2209c336f61SJacky Bai 2219c336f61SJacky Bai if (x1 == IMX_SIP_DDR_DVFS_GET_FREQ_COUNT) { 2229c336f61SJacky Bai SMC_RET1(handle, dram_info.num_fsp); 2239c336f61SJacky Bai } else if (x1 == IMX_SIP_DDR_DVFS_GET_FREQ_INFO) { 2249c336f61SJacky Bai return dram_dvfs_get_freq_info(handle, x2); 2259c336f61SJacky Bai } else if (x1 < 4) { 2269c336f61SJacky Bai wait_ddrc_hwffc_done = true; 2279c336f61SJacky Bai dsb(); 2289c336f61SJacky Bai 2299c336f61SJacky Bai /* trigger the SGI IPI to info other cores */ 2309c336f61SJacky Bai for (int i = 0; i < PLATFORM_CORE_COUNT; i++) { 2319c336f61SJacky Bai if (cpu_id != i && (online_cores & (0x1 << (i * 8)))) { 2329c336f61SJacky Bai plat_ic_raise_el3_sgi(0x8, i); 2339c336f61SJacky Bai } 2349c336f61SJacky Bai } 2359c336f61SJacky Bai 2369c336f61SJacky Bai /* make sure all the core in WFE */ 2379c336f61SJacky Bai online_cores &= ~(0x1 << (cpu_id * 8)); 2389c336f61SJacky Bai while (1) { 2399c336f61SJacky Bai if (online_cores == wfe_done) { 2409c336f61SJacky Bai break; 2419c336f61SJacky Bai } 2429c336f61SJacky Bai } 2439c336f61SJacky Bai 2449c336f61SJacky Bai /* flush the L1/L2 cache */ 2459c336f61SJacky Bai dcsw_op_all(DCCSW); 2469c336f61SJacky Bai 2479c336f61SJacky Bai if (dram_info.dram_type == DDRC_LPDDR4) { 2489c336f61SJacky Bai lpddr4_swffc(&dram_info, dev_fsp, fsp_index); 2499c336f61SJacky Bai dev_fsp = (~dev_fsp) & 0x1; 2509c336f61SJacky Bai } else if (dram_info.dram_type == DDRC_DDR4) { 2519c336f61SJacky Bai ddr4_swffc(&dram_info, fsp_index); 2529c336f61SJacky Bai } 2539c336f61SJacky Bai 2549c336f61SJacky Bai dram_info.current_fsp = fsp_index; 2559c336f61SJacky Bai wait_ddrc_hwffc_done = false; 2569c336f61SJacky Bai wfe_done = 0; 2579c336f61SJacky Bai dsb(); 2589c336f61SJacky Bai sev(); 2599c336f61SJacky Bai isb(); 2609c336f61SJacky Bai } 2619c336f61SJacky Bai 2629c336f61SJacky Bai SMC_RET1(handle, 0); 263c71793c6SJacky Bai } 264