1c71793c6SJacky Bai /*
25277c096SJacky Bai * Copyright 2019-2023 NXP
3c71793c6SJacky Bai *
4c71793c6SJacky Bai * SPDX-License-Identifier: BSD-3-Clause
5c71793c6SJacky Bai */
6c71793c6SJacky Bai
79c336f61SJacky Bai #include <bl31/interrupt_mgmt.h>
89c336f61SJacky Bai #include <common/runtime_svc.h>
9c71793c6SJacky Bai #include <lib/mmio.h>
109c336f61SJacky Bai #include <lib/spinlock.h>
119c336f61SJacky Bai #include <plat/common/platform.h>
12c71793c6SJacky Bai
13c71793c6SJacky Bai #include <dram.h>
14*8962bdd6SJacky Bai #include <gpc.h>
15c71793c6SJacky Bai
169c336f61SJacky Bai #define IMX_SIP_DDR_DVFS_GET_FREQ_COUNT 0x10
179c336f61SJacky Bai #define IMX_SIP_DDR_DVFS_GET_FREQ_INFO 0x11
189c336f61SJacky Bai
19c71793c6SJacky Bai struct dram_info dram_info;
20c71793c6SJacky Bai
219c336f61SJacky Bai /* lock used for DDR DVFS */
229c336f61SJacky Bai spinlock_t dfs_lock;
239c336f61SJacky Bai
24dd108c3cSJacky Bai #if defined(PLAT_imx8mq)
25dd108c3cSJacky Bai /* ocram used to dram timing */
26dd108c3cSJacky Bai static uint8_t dram_timing_saved[13 * 1024] __aligned(8);
27dd108c3cSJacky Bai #endif
28dd108c3cSJacky Bai
299c336f61SJacky Bai static volatile uint32_t wfe_done;
309c336f61SJacky Bai static volatile bool wait_ddrc_hwffc_done = true;
319c336f61SJacky Bai static unsigned int dev_fsp = 0x1;
329c336f61SJacky Bai
339c336f61SJacky Bai static uint32_t fsp_init_reg[3][4] = {
349c336f61SJacky Bai { DDRC_INIT3(0), DDRC_INIT4(0), DDRC_INIT6(0), DDRC_INIT7(0) },
359c336f61SJacky Bai { DDRC_FREQ1_INIT3(0), DDRC_FREQ1_INIT4(0), DDRC_FREQ1_INIT6(0), DDRC_FREQ1_INIT7(0) },
369c336f61SJacky Bai { DDRC_FREQ2_INIT3(0), DDRC_FREQ2_INIT4(0), DDRC_FREQ2_INIT6(0), DDRC_FREQ2_INIT7(0) },
379c336f61SJacky Bai };
389c336f61SJacky Bai
39dd108c3cSJacky Bai #if defined(PLAT_imx8mq)
get_cfg_ptr(void * ptr,void * old_base,void * new_base)40dd108c3cSJacky Bai static inline struct dram_cfg_param *get_cfg_ptr(void *ptr,
41dd108c3cSJacky Bai void *old_base, void *new_base)
42dd108c3cSJacky Bai {
43dd108c3cSJacky Bai uintptr_t offset = (uintptr_t)ptr & ~((uintptr_t)old_base);
44dd108c3cSJacky Bai
45dd108c3cSJacky Bai return (struct dram_cfg_param *)(offset + new_base);
46dd108c3cSJacky Bai }
47dd108c3cSJacky Bai
48dd108c3cSJacky Bai /* copy the dram timing info from DRAM to OCRAM */
imx8mq_dram_timing_copy(struct dram_timing_info * from)49dd108c3cSJacky Bai void imx8mq_dram_timing_copy(struct dram_timing_info *from)
50dd108c3cSJacky Bai {
51dd108c3cSJacky Bai struct dram_timing_info *info = (struct dram_timing_info *)dram_timing_saved;
52dd108c3cSJacky Bai
53dd108c3cSJacky Bai /* copy the whole 13KB content used for dram timing info */
54dd108c3cSJacky Bai memcpy(dram_timing_saved, from, sizeof(dram_timing_saved));
55dd108c3cSJacky Bai
56dd108c3cSJacky Bai /* correct the header after copied into ocram */
57dd108c3cSJacky Bai info->ddrc_cfg = get_cfg_ptr(info->ddrc_cfg, from, dram_timing_saved);
58dd108c3cSJacky Bai info->ddrphy_cfg = get_cfg_ptr(info->ddrphy_cfg, from, dram_timing_saved);
59dd108c3cSJacky Bai info->ddrphy_trained_csr = get_cfg_ptr(info->ddrphy_trained_csr, from, dram_timing_saved);
60dd108c3cSJacky Bai info->ddrphy_pie = get_cfg_ptr(info->ddrphy_pie, from, dram_timing_saved);
61dd108c3cSJacky Bai }
62dd108c3cSJacky Bai #endif
63dd108c3cSJacky Bai
64a2655f48SJacky Bai #if defined(PLAT_imx8mp)
lpddr4_mr_read(unsigned int mr_rank,unsigned int mr_addr)65a2655f48SJacky Bai static uint32_t lpddr4_mr_read(unsigned int mr_rank, unsigned int mr_addr)
66a2655f48SJacky Bai {
67a2655f48SJacky Bai unsigned int tmp, drate_byte;
68a2655f48SJacky Bai
69a2655f48SJacky Bai tmp = mmio_read_32(DRC_PERF_MON_MRR0_DAT(0));
70a2655f48SJacky Bai mmio_write_32(DRC_PERF_MON_MRR0_DAT(0), tmp | 0x1);
71a2655f48SJacky Bai do {
72a2655f48SJacky Bai tmp = mmio_read_32(DDRC_MRSTAT(0));
73a2655f48SJacky Bai } while (tmp & 0x1);
74a2655f48SJacky Bai
75a2655f48SJacky Bai mmio_write_32(DDRC_MRCTRL0(0), (mr_rank << 4) | 0x1);
76a2655f48SJacky Bai mmio_write_32(DDRC_MRCTRL1(0), (mr_addr << 8));
77a2655f48SJacky Bai mmio_write_32(DDRC_MRCTRL0(0), (mr_rank << 4) | BIT(31) | 0x1);
78a2655f48SJacky Bai
79a2655f48SJacky Bai /* Workaround for SNPS STAR 9001549457 */
80a2655f48SJacky Bai do {
81a2655f48SJacky Bai tmp = mmio_read_32(DDRC_MRSTAT(0));
82a2655f48SJacky Bai } while (tmp & 0x1);
83a2655f48SJacky Bai
84a2655f48SJacky Bai do {
85a2655f48SJacky Bai tmp = mmio_read_32(DRC_PERF_MON_MRR0_DAT(0));
86a2655f48SJacky Bai } while (!(tmp & 0x8));
87a2655f48SJacky Bai tmp = mmio_read_32(DRC_PERF_MON_MRR1_DAT(0));
88a2655f48SJacky Bai
89a2655f48SJacky Bai drate_byte = (mmio_read_32(DDRC_DERATEEN(0)) >> 4) & 0xff;
90a2655f48SJacky Bai tmp = (tmp >> (drate_byte * 8)) & 0xff;
91a2655f48SJacky Bai mmio_write_32(DRC_PERF_MON_MRR0_DAT(0), 0x4);
92a2655f48SJacky Bai
93a2655f48SJacky Bai return tmp;
94a2655f48SJacky Bai }
95a2655f48SJacky Bai #endif
96a2655f48SJacky Bai
get_mr_values(uint32_t (* mr_value)[8])979c336f61SJacky Bai static void get_mr_values(uint32_t (*mr_value)[8])
989c336f61SJacky Bai {
999c336f61SJacky Bai uint32_t init_val;
1009c336f61SJacky Bai unsigned int i, fsp_index;
1019c336f61SJacky Bai
1029c336f61SJacky Bai for (fsp_index = 0U; fsp_index < 3U; fsp_index++) {
1039c336f61SJacky Bai for (i = 0U; i < 4U; i++) {
1049c336f61SJacky Bai init_val = mmio_read_32(fsp_init_reg[fsp_index][i]);
1059c336f61SJacky Bai mr_value[fsp_index][2*i] = init_val >> 16;
1069c336f61SJacky Bai mr_value[fsp_index][2*i + 1] = init_val & 0xFFFF;
1079c336f61SJacky Bai }
108a2655f48SJacky Bai
109a2655f48SJacky Bai #if defined(PLAT_imx8mp)
110a2655f48SJacky Bai if (dram_info.dram_type == DDRC_LPDDR4) {
111a2655f48SJacky Bai mr_value[fsp_index][5] = lpddr4_mr_read(1, MR12); /* read MR12 from DRAM */
112a2655f48SJacky Bai mr_value[fsp_index][7] = lpddr4_mr_read(1, MR14); /* read MR14 from DRAM */
113a2655f48SJacky Bai }
114a2655f48SJacky Bai #endif
1159c336f61SJacky Bai }
1169c336f61SJacky Bai }
1179c336f61SJacky Bai
save_rank_setting(void)11833300849SJacky Bai static void save_rank_setting(void)
11933300849SJacky Bai {
12033300849SJacky Bai uint32_t i, offset;
12133300849SJacky Bai uint32_t pstate_num = dram_info.num_fsp;
12233300849SJacky Bai
1230331b1c6SJacky Bai /* only support maximum 3 setpoints */
1240331b1c6SJacky Bai pstate_num = (pstate_num > MAX_FSP_NUM) ? MAX_FSP_NUM : pstate_num;
1250331b1c6SJacky Bai
12633300849SJacky Bai for (i = 0U; i < pstate_num; i++) {
12733300849SJacky Bai offset = i ? (i + 1) * 0x1000 : 0U;
12833300849SJacky Bai dram_info.rank_setting[i][0] = mmio_read_32(DDRC_DRAMTMG2(0) + offset);
12933300849SJacky Bai if (dram_info.dram_type != DDRC_LPDDR4) {
13033300849SJacky Bai dram_info.rank_setting[i][1] = mmio_read_32(DDRC_DRAMTMG9(0) + offset);
13133300849SJacky Bai }
13233300849SJacky Bai #if !defined(PLAT_imx8mq)
13333300849SJacky Bai dram_info.rank_setting[i][2] = mmio_read_32(DDRC_RANKCTL(0) + offset);
13433300849SJacky Bai #endif
13533300849SJacky Bai }
13633300849SJacky Bai #if defined(PLAT_imx8mq)
13733300849SJacky Bai dram_info.rank_setting[0][2] = mmio_read_32(DDRC_RANKCTL(0));
13833300849SJacky Bai #endif
13933300849SJacky Bai }
140c71793c6SJacky Bai /* Restore the ddrc configs */
dram_umctl2_init(struct dram_timing_info * timing)141c71793c6SJacky Bai void dram_umctl2_init(struct dram_timing_info *timing)
142c71793c6SJacky Bai {
143c71793c6SJacky Bai struct dram_cfg_param *ddrc_cfg = timing->ddrc_cfg;
144c71793c6SJacky Bai unsigned int i;
145c71793c6SJacky Bai
146c71793c6SJacky Bai for (i = 0U; i < timing->ddrc_cfg_num; i++) {
147c71793c6SJacky Bai mmio_write_32(ddrc_cfg->reg, ddrc_cfg->val);
148c71793c6SJacky Bai ddrc_cfg++;
149c71793c6SJacky Bai }
150c71793c6SJacky Bai
151c71793c6SJacky Bai /* set the default fsp to P0 */
152c71793c6SJacky Bai mmio_write_32(DDRC_MSTR2(0), 0x0);
153c71793c6SJacky Bai }
154c71793c6SJacky Bai
155c71793c6SJacky Bai /* Restore the dram PHY config */
dram_phy_init(struct dram_timing_info * timing)156c71793c6SJacky Bai void dram_phy_init(struct dram_timing_info *timing)
157c71793c6SJacky Bai {
158c71793c6SJacky Bai struct dram_cfg_param *cfg = timing->ddrphy_cfg;
159c71793c6SJacky Bai unsigned int i;
160c71793c6SJacky Bai
161c71793c6SJacky Bai /* Restore the PHY init config */
162c71793c6SJacky Bai cfg = timing->ddrphy_cfg;
163c71793c6SJacky Bai for (i = 0U; i < timing->ddrphy_cfg_num; i++) {
164c71793c6SJacky Bai dwc_ddrphy_apb_wr(cfg->reg, cfg->val);
165c71793c6SJacky Bai cfg++;
166c71793c6SJacky Bai }
167c71793c6SJacky Bai
168c71793c6SJacky Bai /* Restore the DDR PHY CSRs */
169c71793c6SJacky Bai cfg = timing->ddrphy_trained_csr;
170c71793c6SJacky Bai for (i = 0U; i < timing->ddrphy_trained_csr_num; i++) {
171c71793c6SJacky Bai dwc_ddrphy_apb_wr(cfg->reg, cfg->val);
172c71793c6SJacky Bai cfg++;
173c71793c6SJacky Bai }
174c71793c6SJacky Bai
175c71793c6SJacky Bai /* Load the PIE image */
176c71793c6SJacky Bai cfg = timing->ddrphy_pie;
177c71793c6SJacky Bai for (i = 0U; i < timing->ddrphy_pie_num; i++) {
178c71793c6SJacky Bai dwc_ddrphy_apb_wr(cfg->reg, cfg->val);
179c71793c6SJacky Bai cfg++;
180c71793c6SJacky Bai }
181c71793c6SJacky Bai }
182c71793c6SJacky Bai
1839c336f61SJacky Bai /* EL3 SGI-8 IPI handler for DDR Dynamic frequency scaling */
waiting_dvfs(uint32_t id,uint32_t flags,void * handle,void * cookie)1849c336f61SJacky Bai static uint64_t waiting_dvfs(uint32_t id, uint32_t flags,
1859c336f61SJacky Bai void *handle, void *cookie)
1869c336f61SJacky Bai {
1879c336f61SJacky Bai uint64_t mpidr = read_mpidr_el1();
1889c336f61SJacky Bai unsigned int cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
1899c336f61SJacky Bai uint32_t irq;
1909c336f61SJacky Bai
1919c336f61SJacky Bai irq = plat_ic_acknowledge_interrupt();
1929c336f61SJacky Bai if (irq < 1022U) {
1939c336f61SJacky Bai plat_ic_end_of_interrupt(irq);
1949c336f61SJacky Bai }
1959c336f61SJacky Bai
1969c336f61SJacky Bai /* set the WFE done status */
1979c336f61SJacky Bai spin_lock(&dfs_lock);
1989c336f61SJacky Bai wfe_done |= (1 << cpu_id * 8);
1999c336f61SJacky Bai dsb();
2009c336f61SJacky Bai spin_unlock(&dfs_lock);
2019c336f61SJacky Bai
2029c336f61SJacky Bai while (1) {
2039c336f61SJacky Bai /* ddr frequency change done */
2049c336f61SJacky Bai if (!wait_ddrc_hwffc_done)
2059c336f61SJacky Bai break;
2069c336f61SJacky Bai
2079c336f61SJacky Bai wfe();
2089c336f61SJacky Bai }
2099c336f61SJacky Bai
2109c336f61SJacky Bai return 0;
2119c336f61SJacky Bai }
2129c336f61SJacky Bai
dram_info_init(unsigned long dram_timing_base)213c71793c6SJacky Bai void dram_info_init(unsigned long dram_timing_base)
214c71793c6SJacky Bai {
215c71793c6SJacky Bai uint32_t ddrc_mstr, current_fsp;
2166c8f5231SMarco Felsch unsigned int idx = 0;
2179c336f61SJacky Bai uint32_t flags = 0;
2189c336f61SJacky Bai uint32_t rc;
2199c336f61SJacky Bai unsigned int i;
220c71793c6SJacky Bai
221c71793c6SJacky Bai /* Get the dram type & rank */
222c71793c6SJacky Bai ddrc_mstr = mmio_read_32(DDRC_MSTR(0));
223c71793c6SJacky Bai
224c71793c6SJacky Bai dram_info.dram_type = ddrc_mstr & DDR_TYPE_MASK;
2255277c096SJacky Bai dram_info.num_rank = ((ddrc_mstr >> 24) & ACTIVE_RANK_MASK) == 0x3 ?
2265277c096SJacky Bai DDRC_ACTIVE_TWO_RANK : DDRC_ACTIVE_ONE_RANK;
227c71793c6SJacky Bai
228c71793c6SJacky Bai /* Get current fsp info */
22925c43233SJacky Bai current_fsp = mmio_read_32(DDRC_DFIMISC(0));
23025c43233SJacky Bai current_fsp = (current_fsp >> 8) & 0xf;
231c71793c6SJacky Bai dram_info.boot_fsp = current_fsp;
232c71793c6SJacky Bai dram_info.current_fsp = current_fsp;
233c71793c6SJacky Bai
234dd108c3cSJacky Bai #if defined(PLAT_imx8mq)
235dd108c3cSJacky Bai imx8mq_dram_timing_copy((struct dram_timing_info *)dram_timing_base);
236dd108c3cSJacky Bai dram_timing_base = (unsigned long) dram_timing_saved;
237dd108c3cSJacky Bai #endif
2389c336f61SJacky Bai get_mr_values(dram_info.mr_table);
2399c336f61SJacky Bai
240c71793c6SJacky Bai dram_info.timing_info = (struct dram_timing_info *)dram_timing_base;
2419c336f61SJacky Bai
2429c336f61SJacky Bai /* get the num of supported fsp */
2439c336f61SJacky Bai for (i = 0U; i < 4U; ++i) {
2449c336f61SJacky Bai if (!dram_info.timing_info->fsp_table[i]) {
2459c336f61SJacky Bai break;
2469c336f61SJacky Bai }
2476c8f5231SMarco Felsch idx = i;
2489c336f61SJacky Bai }
2490331b1c6SJacky Bai
2500331b1c6SJacky Bai /* only support maximum 3 setpoints */
2510331b1c6SJacky Bai dram_info.num_fsp = (i > MAX_FSP_NUM) ? MAX_FSP_NUM : i;
2520331b1c6SJacky Bai
2530331b1c6SJacky Bai /* no valid fsp table, return directly */
2540331b1c6SJacky Bai if (i == 0U) {
2550331b1c6SJacky Bai return;
2560331b1c6SJacky Bai }
2579c336f61SJacky Bai
25833300849SJacky Bai /* save the DRAMTMG2/9 for rank to rank workaround */
25933300849SJacky Bai save_rank_setting();
26033300849SJacky Bai
2619c336f61SJacky Bai /* check if has bypass mode support */
2626c8f5231SMarco Felsch if (dram_info.timing_info->fsp_table[idx] < 666) {
2639c336f61SJacky Bai dram_info.bypass_mode = true;
2649c336f61SJacky Bai } else {
2659c336f61SJacky Bai dram_info.bypass_mode = false;
2669c336f61SJacky Bai }
2679c336f61SJacky Bai
2689c336f61SJacky Bai /* Register the EL3 handler for DDR DVFS */
2699c336f61SJacky Bai set_interrupt_rm_flag(flags, NON_SECURE);
2709c336f61SJacky Bai rc = register_interrupt_type_handler(INTR_TYPE_EL3, waiting_dvfs, flags);
2719c336f61SJacky Bai if (rc != 0) {
2729c336f61SJacky Bai panic();
2739c336f61SJacky Bai }
2749c336f61SJacky Bai
2750e39488fSJacky Bai if (dram_info.dram_type == DDRC_LPDDR4 && current_fsp != 0x0) {
2760e39488fSJacky Bai /* flush the L1/L2 cache */
2770e39488fSJacky Bai dcsw_op_all(DCCSW);
2780e39488fSJacky Bai lpddr4_swffc(&dram_info, dev_fsp, 0x0);
2790e39488fSJacky Bai dev_fsp = (~dev_fsp) & 0x1;
2800e39488fSJacky Bai } else if (current_fsp != 0x0) {
2810e39488fSJacky Bai /* flush the L1/L2 cache */
2820e39488fSJacky Bai dcsw_op_all(DCCSW);
2830e39488fSJacky Bai ddr4_swffc(&dram_info, 0x0);
2840e39488fSJacky Bai }
2850e39488fSJacky Bai }
2869c336f61SJacky Bai
2879c336f61SJacky Bai /*
2889c336f61SJacky Bai * For each freq return the following info:
2899c336f61SJacky Bai *
2909c336f61SJacky Bai * r1: data rate
2919c336f61SJacky Bai * r2: 1 + dram_core parent
2929c336f61SJacky Bai * r3: 1 + dram_alt parent index
2939c336f61SJacky Bai * r4: 1 + dram_apb parent index
2949c336f61SJacky Bai *
2959c336f61SJacky Bai * The parent indices can be used by an OS who manages source clocks to enabled
2969c336f61SJacky Bai * them ahead of the switch.
2979c336f61SJacky Bai *
2989c336f61SJacky Bai * A parent value of "0" means "don't care".
2999c336f61SJacky Bai *
3009c336f61SJacky Bai * Current implementation of freq switch is hardcoded in
3019c336f61SJacky Bai * plat/imx/common/imx8m/clock.c but in theory this can be enhanced to support
3029c336f61SJacky Bai * a wide variety of rates.
3039c336f61SJacky Bai */
dram_dvfs_get_freq_info(void * handle,u_register_t index)3049c336f61SJacky Bai int dram_dvfs_get_freq_info(void *handle, u_register_t index)
3059c336f61SJacky Bai {
3069c336f61SJacky Bai switch (index) {
3079c336f61SJacky Bai case 0:
3089c336f61SJacky Bai SMC_RET4(handle, dram_info.timing_info->fsp_table[0],
3099c336f61SJacky Bai 1, 0, 5);
3109c336f61SJacky Bai case 1:
3119c336f61SJacky Bai if (!dram_info.bypass_mode) {
3129c336f61SJacky Bai SMC_RET4(handle, dram_info.timing_info->fsp_table[1],
3139c336f61SJacky Bai 1, 0, 0);
3149c336f61SJacky Bai }
3159c336f61SJacky Bai SMC_RET4(handle, dram_info.timing_info->fsp_table[1],
3169c336f61SJacky Bai 2, 2, 4);
3179c336f61SJacky Bai case 2:
3189c336f61SJacky Bai if (!dram_info.bypass_mode) {
3199c336f61SJacky Bai SMC_RET4(handle, dram_info.timing_info->fsp_table[2],
3209c336f61SJacky Bai 1, 0, 0);
3219c336f61SJacky Bai }
3229c336f61SJacky Bai SMC_RET4(handle, dram_info.timing_info->fsp_table[2],
3239c336f61SJacky Bai 2, 3, 3);
3249c336f61SJacky Bai case 3:
3259c336f61SJacky Bai SMC_RET4(handle, dram_info.timing_info->fsp_table[3],
3269c336f61SJacky Bai 1, 0, 0);
3279c336f61SJacky Bai default:
3289c336f61SJacky Bai SMC_RET1(handle, -3);
3299c336f61SJacky Bai }
3309c336f61SJacky Bai }
3319c336f61SJacky Bai
dram_dvfs_handler(uint32_t smc_fid,void * handle,u_register_t x1,u_register_t x2,u_register_t x3)3329c336f61SJacky Bai int dram_dvfs_handler(uint32_t smc_fid, void *handle,
3339c336f61SJacky Bai u_register_t x1, u_register_t x2, u_register_t x3)
3349c336f61SJacky Bai {
3359c336f61SJacky Bai uint64_t mpidr = read_mpidr_el1();
3369c336f61SJacky Bai unsigned int cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
3379c336f61SJacky Bai unsigned int fsp_index = x1;
3389c336f61SJacky Bai uint32_t online_cores = x2;
3399c336f61SJacky Bai
3409c336f61SJacky Bai if (x1 == IMX_SIP_DDR_DVFS_GET_FREQ_COUNT) {
3419c336f61SJacky Bai SMC_RET1(handle, dram_info.num_fsp);
3429c336f61SJacky Bai } else if (x1 == IMX_SIP_DDR_DVFS_GET_FREQ_INFO) {
3439c336f61SJacky Bai return dram_dvfs_get_freq_info(handle, x2);
3440331b1c6SJacky Bai } else if (x1 < 3U) {
3459c336f61SJacky Bai wait_ddrc_hwffc_done = true;
3469c336f61SJacky Bai dsb();
3479c336f61SJacky Bai
3489c336f61SJacky Bai /* trigger the SGI IPI to info other cores */
3499c336f61SJacky Bai for (int i = 0; i < PLATFORM_CORE_COUNT; i++) {
3509c336f61SJacky Bai if (cpu_id != i && (online_cores & (0x1 << (i * 8)))) {
3519c336f61SJacky Bai plat_ic_raise_el3_sgi(0x8, i);
3529c336f61SJacky Bai }
3539c336f61SJacky Bai }
354*8962bdd6SJacky Bai #if defined(PLAT_imx8mq)
355*8962bdd6SJacky Bai for (unsigned int i = 0; i < PLATFORM_CORE_COUNT; i++) {
356*8962bdd6SJacky Bai if (i != cpu_id && online_cores & (1 << (i * 8))) {
357*8962bdd6SJacky Bai imx_gpc_core_wake(1 << i);
358*8962bdd6SJacky Bai }
359*8962bdd6SJacky Bai }
360*8962bdd6SJacky Bai #endif
3619c336f61SJacky Bai /* make sure all the core in WFE */
3629c336f61SJacky Bai online_cores &= ~(0x1 << (cpu_id * 8));
3639c336f61SJacky Bai while (1) {
3649c336f61SJacky Bai if (online_cores == wfe_done) {
3659c336f61SJacky Bai break;
3669c336f61SJacky Bai }
3679c336f61SJacky Bai }
3689c336f61SJacky Bai
3699c336f61SJacky Bai /* flush the L1/L2 cache */
3709c336f61SJacky Bai dcsw_op_all(DCCSW);
3719c336f61SJacky Bai
3729c336f61SJacky Bai if (dram_info.dram_type == DDRC_LPDDR4) {
3739c336f61SJacky Bai lpddr4_swffc(&dram_info, dev_fsp, fsp_index);
3749c336f61SJacky Bai dev_fsp = (~dev_fsp) & 0x1;
3750e39488fSJacky Bai } else {
3769c336f61SJacky Bai ddr4_swffc(&dram_info, fsp_index);
3779c336f61SJacky Bai }
3789c336f61SJacky Bai
3799c336f61SJacky Bai dram_info.current_fsp = fsp_index;
3809c336f61SJacky Bai wait_ddrc_hwffc_done = false;
3819c336f61SJacky Bai wfe_done = 0;
3829c336f61SJacky Bai dsb();
3839c336f61SJacky Bai sev();
3849c336f61SJacky Bai isb();
3859c336f61SJacky Bai }
3869c336f61SJacky Bai
3879c336f61SJacky Bai SMC_RET1(handle, 0);
388c71793c6SJacky Bai }
389