1b4315306SDan Handley /* 2*e6937287SZelalem * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 6b4315306SDan Handley 7785fb92bSSoby Mathew #include <assert.h> 809d40e0eSAntonio Nino Diaz 9b4315306SDan Handley #include <platform_def.h> 1009d40e0eSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1209d40e0eSAntonio Nino Diaz #include <common/debug.h> 132d4135e0SAntonio Nino Diaz #include <drivers/arm/css/css_scp.h> 1409d40e0eSAntonio Nino Diaz #include <lib/cassert.h> 15bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 16bd9344f6SAntonio Nino Diaz #include <plat/arm/css/common/css_pm.h> 1709d40e0eSAntonio Nino Diaz 18785fb92bSSoby Mathew /* Allow CSS platforms to override `plat_arm_psci_pm_ops` */ 19785fb92bSSoby Mathew #pragma weak plat_arm_psci_pm_ops 2038dce70fSSoby Mathew 212204afdeSSoby Mathew #if ARM_RECOM_STATE_ID_ENC 222204afdeSSoby Mathew /* 232204afdeSSoby Mathew * The table storing the valid idle power states. Ensure that the 242204afdeSSoby Mathew * array entries are populated in ascending order of state-id to 252204afdeSSoby Mathew * enable us to use binary search during power state validation. 262204afdeSSoby Mathew * The table must be terminated by a NULL entry. 272204afdeSSoby Mathew */ 282204afdeSSoby Mathew const unsigned int arm_pm_idle_states[] = { 295f3a6030SSoby Mathew /* State-id - 0x001 */ 305f3a6030SSoby Mathew arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN, 315f3a6030SSoby Mathew ARM_LOCAL_STATE_RET, ARM_PWR_LVL0, PSTATE_TYPE_STANDBY), 325f3a6030SSoby Mathew /* State-id - 0x002 */ 335f3a6030SSoby Mathew arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN, 345f3a6030SSoby Mathew ARM_LOCAL_STATE_OFF, ARM_PWR_LVL0, PSTATE_TYPE_POWERDOWN), 355f3a6030SSoby Mathew /* State-id - 0x022 */ 365f3a6030SSoby Mathew arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_OFF, 375f3a6030SSoby Mathew ARM_LOCAL_STATE_OFF, ARM_PWR_LVL1, PSTATE_TYPE_POWERDOWN), 385f3a6030SSoby Mathew #if PLAT_MAX_PWR_LVL > ARM_PWR_LVL1 395f3a6030SSoby Mathew /* State-id - 0x222 */ 405f3a6030SSoby Mathew arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF, 415f3a6030SSoby Mathew ARM_LOCAL_STATE_OFF, ARM_PWR_LVL2, PSTATE_TYPE_POWERDOWN), 425f3a6030SSoby Mathew #endif 432204afdeSSoby Mathew 0, 442204afdeSSoby Mathew }; 455f3a6030SSoby Mathew #endif /* __ARM_RECOM_STATE_ID_ENC__ */ 462204afdeSSoby Mathew 47c1bb8a05SSoby Mathew /* 48c1bb8a05SSoby Mathew * All the power management helpers in this file assume at least cluster power 49c1bb8a05SSoby Mathew * level is supported. 50c1bb8a05SSoby Mathew */ 51c1bb8a05SSoby Mathew CASSERT(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL1, 52c1bb8a05SSoby Mathew assert_max_pwr_lvl_supported_mismatch); 53c1bb8a05SSoby Mathew 54abd2aba9SSoby Mathew /* 55abd2aba9SSoby Mathew * Ensure that the PLAT_MAX_PWR_LVL is not greater than CSS_SYSTEM_PWR_DMN_LVL 56abd2aba9SSoby Mathew * assumed by the CSS layer. 57abd2aba9SSoby Mathew */ 58abd2aba9SSoby Mathew CASSERT(PLAT_MAX_PWR_LVL <= CSS_SYSTEM_PWR_DMN_LVL, 59abd2aba9SSoby Mathew assert_max_pwr_lvl_higher_than_css_sys_lvl); 60abd2aba9SSoby Mathew 61b4315306SDan Handley /******************************************************************************* 6238dce70fSSoby Mathew * Handler called when a power domain is about to be turned on. The 63b4315306SDan Handley * level and mpidr determine the affinity instance. 64b4315306SDan Handley ******************************************************************************/ 6538dce70fSSoby Mathew int css_pwr_domain_on(u_register_t mpidr) 66b4315306SDan Handley { 67b12a2b49SSoby Mathew css_scp_on(mpidr); 68b4315306SDan Handley 69b4315306SDan Handley return PSCI_E_SUCCESS; 70b4315306SDan Handley } 71b4315306SDan Handley 72f14d1886SSoby Mathew static void css_pwr_domain_on_finisher_common( 73f14d1886SSoby Mathew const psci_power_state_t *target_state) 74b4315306SDan Handley { 75f14d1886SSoby Mathew assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF); 76c1bb8a05SSoby Mathew 77b4315306SDan Handley /* 78b4315306SDan Handley * Perform the common cluster specific operations i.e enable coherency 79b4315306SDan Handley * if this cluster was off. 80b4315306SDan Handley */ 81f14d1886SSoby Mathew if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF) 826355f234SVikram Kanigiri plat_arm_interconnect_enter_coherency(); 83c1bb8a05SSoby Mathew } 84c1bb8a05SSoby Mathew 85f14d1886SSoby Mathew /******************************************************************************* 86f14d1886SSoby Mathew * Handler called when a power level has just been powered on after 87f14d1886SSoby Mathew * being turned off earlier. The target_state encodes the low power state that 88f14d1886SSoby Mathew * each level has woken up from. This handler would never be invoked with 89f14d1886SSoby Mathew * the system power domain uninitialized as either the primary would have taken 90f14d1886SSoby Mathew * care of it as part of cold boot or the first core awakened from system 91f14d1886SSoby Mathew * suspend would have already initialized it. 92f14d1886SSoby Mathew ******************************************************************************/ 93f14d1886SSoby Mathew void css_pwr_domain_on_finish(const psci_power_state_t *target_state) 94f14d1886SSoby Mathew { 95f14d1886SSoby Mathew /* Assert that the system power domain need not be initialized */ 969b4c611cSNariman Poushin assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN); 97f14d1886SSoby Mathew 986806cd23SMadhukar Pappireddy css_pwr_domain_on_finisher_common(target_state); 996806cd23SMadhukar Pappireddy } 1006806cd23SMadhukar Pappireddy 1016806cd23SMadhukar Pappireddy /******************************************************************************* 1026806cd23SMadhukar Pappireddy * Handler called when a power domain has just been powered on and the cpu 1036806cd23SMadhukar Pappireddy * and its cluster are fully participating in coherent transaction on the 1046806cd23SMadhukar Pappireddy * interconnect. Data cache must be enabled for CPU at this point. 1056806cd23SMadhukar Pappireddy ******************************************************************************/ 1066806cd23SMadhukar Pappireddy void css_pwr_domain_on_finish_late(const psci_power_state_t *target_state) 1076806cd23SMadhukar Pappireddy { 10827573c59SAchin Gupta /* Program the gic per-cpu distributor or re-distributor interface */ 10927573c59SAchin Gupta plat_arm_gic_pcpu_init(); 11027573c59SAchin Gupta 1116806cd23SMadhukar Pappireddy /* Enable the gic cpu interface */ 1126806cd23SMadhukar Pappireddy plat_arm_gic_cpuif_enable(); 113b4315306SDan Handley } 114b4315306SDan Handley 115b4315306SDan Handley /******************************************************************************* 116b4315306SDan Handley * Common function called while turning a cpu off or suspending it. It is called 117b4315306SDan Handley * from css_off() or css_suspend() when these functions in turn are called for 11838dce70fSSoby Mathew * power domain at the highest power level which will be powered down. It 11938dce70fSSoby Mathew * performs the actions common to the OFF and SUSPEND calls. 120b4315306SDan Handley ******************************************************************************/ 12138dce70fSSoby Mathew static void css_power_down_common(const psci_power_state_t *target_state) 122b4315306SDan Handley { 123b4315306SDan Handley /* Prevent interrupts from spuriously waking up this cpu */ 12427573c59SAchin Gupta plat_arm_gic_cpuif_disable(); 125b4315306SDan Handley 126b4315306SDan Handley /* Cluster is to be turned off, so disable coherency */ 127b12a2b49SSoby Mathew if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF) 1286355f234SVikram Kanigiri plat_arm_interconnect_exit_coherency(); 129b4315306SDan Handley } 130b4315306SDan Handley 131b4315306SDan Handley /******************************************************************************* 13238dce70fSSoby Mathew * Handler called when a power domain is about to be turned off. The 13338dce70fSSoby Mathew * target_state encodes the power state that each level should transition to. 134b4315306SDan Handley ******************************************************************************/ 135785fb92bSSoby Mathew void css_pwr_domain_off(const psci_power_state_t *target_state) 136b4315306SDan Handley { 137f14d1886SSoby Mathew assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF); 13838dce70fSSoby Mathew css_power_down_common(target_state); 139b12a2b49SSoby Mathew css_scp_off(target_state); 140b4315306SDan Handley } 141b4315306SDan Handley 142b4315306SDan Handley /******************************************************************************* 14338dce70fSSoby Mathew * Handler called when a power domain is about to be suspended. The 14438dce70fSSoby Mathew * target_state encodes the power state that each level should transition to. 145b4315306SDan Handley ******************************************************************************/ 146785fb92bSSoby Mathew void css_pwr_domain_suspend(const psci_power_state_t *target_state) 147b4315306SDan Handley { 14838dce70fSSoby Mathew /* 149f14d1886SSoby Mathew * CSS currently supports retention only at cpu level. Just return 15038dce70fSSoby Mathew * as nothing is to be done for retention. 15138dce70fSSoby Mathew */ 152f14d1886SSoby Mathew if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET) 153b4315306SDan Handley return; 154b4315306SDan Handley 155e35a3fb5SSoby Mathew 156f14d1886SSoby Mathew assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF); 15738dce70fSSoby Mathew css_power_down_common(target_state); 158e35a3fb5SSoby Mathew 159e35a3fb5SSoby Mathew /* Perform system domain state saving if issuing system suspend */ 1609b4c611cSNariman Poushin if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF) { 161e35a3fb5SSoby Mathew arm_system_pwr_domain_save(); 162e35a3fb5SSoby Mathew 163e35a3fb5SSoby Mathew /* Power off the Redistributor after having saved its context */ 164e35a3fb5SSoby Mathew plat_arm_gic_redistif_off(); 165e35a3fb5SSoby Mathew } 166e35a3fb5SSoby Mathew 167b12a2b49SSoby Mathew css_scp_suspend(target_state); 168b4315306SDan Handley } 169b4315306SDan Handley 170b4315306SDan Handley /******************************************************************************* 17138dce70fSSoby Mathew * Handler called when a power domain has just been powered on after 17238dce70fSSoby Mathew * having been suspended earlier. The target_state encodes the low power state 17338dce70fSSoby Mathew * that each level has woken up from. 174b4315306SDan Handley * TODO: At the moment we reuse the on finisher and reinitialize the secure 175b4315306SDan Handley * context. Need to implement a separate suspend finisher. 176b4315306SDan Handley ******************************************************************************/ 177785fb92bSSoby Mathew void css_pwr_domain_suspend_finish( 17838dce70fSSoby Mathew const psci_power_state_t *target_state) 179b4315306SDan Handley { 180f14d1886SSoby Mathew /* Return as nothing is to be done on waking up from retention. */ 181f14d1886SSoby Mathew if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET) 18238dce70fSSoby Mathew return; 18338dce70fSSoby Mathew 184f14d1886SSoby Mathew /* Perform system domain restore if woken up from system suspend */ 1859b4c611cSNariman Poushin if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF) 186e35a3fb5SSoby Mathew /* 187e35a3fb5SSoby Mathew * At this point, the Distributor must be powered on to be ready 188e35a3fb5SSoby Mathew * to have its state restored. The Redistributor will be powered 189e35a3fb5SSoby Mathew * on as part of gicv3_rdistif_init_restore. 190e35a3fb5SSoby Mathew */ 191f14d1886SSoby Mathew arm_system_pwr_domain_resume(); 192f14d1886SSoby Mathew 193f14d1886SSoby Mathew css_pwr_domain_on_finisher_common(target_state); 1946806cd23SMadhukar Pappireddy 1956806cd23SMadhukar Pappireddy /* Enable the gic cpu interface */ 1966806cd23SMadhukar Pappireddy plat_arm_gic_cpuif_enable(); 197b4315306SDan Handley } 198b4315306SDan Handley 199b4315306SDan Handley /******************************************************************************* 200b4315306SDan Handley * Handlers to shutdown/reboot the system 201b4315306SDan Handley ******************************************************************************/ 202785fb92bSSoby Mathew void __dead2 css_system_off(void) 203b4315306SDan Handley { 204b12a2b49SSoby Mathew css_scp_sys_shutdown(); 205b4315306SDan Handley } 206b4315306SDan Handley 207785fb92bSSoby Mathew void __dead2 css_system_reset(void) 208b4315306SDan Handley { 209b12a2b49SSoby Mathew css_scp_sys_reboot(); 210b4315306SDan Handley } 211b4315306SDan Handley 212b4315306SDan Handley /******************************************************************************* 21338dce70fSSoby Mathew * Handler called when the CPU power domain is about to enter standby. 214b4315306SDan Handley ******************************************************************************/ 21538dce70fSSoby Mathew void css_cpu_standby(plat_local_state_t cpu_state) 216b4315306SDan Handley { 217b4315306SDan Handley unsigned int scr; 218b4315306SDan Handley 21938dce70fSSoby Mathew assert(cpu_state == ARM_LOCAL_STATE_RET); 22038dce70fSSoby Mathew 221b4315306SDan Handley scr = read_scr_el3(); 22268b105aeSDavid Wang /* 22368b105aeSDavid Wang * Enable the Non secure interrupt to wake the CPU. 22468b105aeSDavid Wang * In GICv3 affinity routing mode, the non secure group1 interrupts use 22568b105aeSDavid Wang * the PhysicalFIQ at EL3 whereas in GICv2, it uses the PhysicalIRQ. 22668b105aeSDavid Wang * Enabling both the bits works for both GICv2 mode and GICv3 affinity 22768b105aeSDavid Wang * routing mode. 22868b105aeSDavid Wang */ 22968b105aeSDavid Wang write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); 230b4315306SDan Handley isb(); 231b4315306SDan Handley dsb(); 232b4315306SDan Handley wfi(); 233b4315306SDan Handley 234b4315306SDan Handley /* 235b4315306SDan Handley * Restore SCR to the original value, synchronisation of scr_el3 is 236b4315306SDan Handley * done by eret while el3_exit to save some execution cycles. 237b4315306SDan Handley */ 238b4315306SDan Handley write_scr_el3(scr); 239b4315306SDan Handley } 240b4315306SDan Handley 241b4315306SDan Handley /******************************************************************************* 242c1bb8a05SSoby Mathew * Handler called to return the 'req_state' for system suspend. 243c1bb8a05SSoby Mathew ******************************************************************************/ 244c1bb8a05SSoby Mathew void css_get_sys_suspend_power_state(psci_power_state_t *req_state) 245c1bb8a05SSoby Mathew { 246c1bb8a05SSoby Mathew unsigned int i; 247c1bb8a05SSoby Mathew 248c1bb8a05SSoby Mathew /* 249c1bb8a05SSoby Mathew * System Suspend is supported only if the system power domain node 250c1bb8a05SSoby Mathew * is implemented. 251c1bb8a05SSoby Mathew */ 252abd2aba9SSoby Mathew assert(PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL); 253c1bb8a05SSoby Mathew 254c1bb8a05SSoby Mathew for (i = ARM_PWR_LVL0; i <= PLAT_MAX_PWR_LVL; i++) 255c1bb8a05SSoby Mathew req_state->pwr_domain_state[i] = ARM_LOCAL_STATE_OFF; 256c1bb8a05SSoby Mathew } 257c1bb8a05SSoby Mathew 258c1bb8a05SSoby Mathew /******************************************************************************* 2593cc17aaeSJeenu Viswambharan * Handler to query CPU/cluster power states from SCP 2603cc17aaeSJeenu Viswambharan ******************************************************************************/ 2613cc17aaeSJeenu Viswambharan int css_node_hw_state(u_register_t mpidr, unsigned int power_level) 2623cc17aaeSJeenu Viswambharan { 263b12a2b49SSoby Mathew return css_scp_get_power_state(mpidr, power_level); 2643cc17aaeSJeenu Viswambharan } 2653cc17aaeSJeenu Viswambharan 266abd2aba9SSoby Mathew /* 267abd2aba9SSoby Mathew * The system power domain suspend is only supported only via 268abd2aba9SSoby Mathew * PSCI SYSTEM_SUSPEND API. PSCI CPU_SUSPEND request to system power domain 269abd2aba9SSoby Mathew * will be downgraded to the lower level. 270abd2aba9SSoby Mathew */ 271abd2aba9SSoby Mathew static int css_validate_power_state(unsigned int power_state, 272abd2aba9SSoby Mathew psci_power_state_t *req_state) 273abd2aba9SSoby Mathew { 274abd2aba9SSoby Mathew int rc; 275abd2aba9SSoby Mathew rc = arm_validate_power_state(power_state, req_state); 276abd2aba9SSoby Mathew 277abd2aba9SSoby Mathew /* 2788e26307dSNariman Poushin * Ensure that we don't overrun the pwr_domain_state array in the case 2798e26307dSNariman Poushin * where the platform supported max power level is less than the system 2808e26307dSNariman Poushin * power level 2818e26307dSNariman Poushin */ 2828e26307dSNariman Poushin 2838e26307dSNariman Poushin #if (PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL) 2848e26307dSNariman Poushin 2858e26307dSNariman Poushin /* 286abd2aba9SSoby Mathew * Ensure that the system power domain level is never suspended 287abd2aba9SSoby Mathew * via PSCI CPU SUSPEND API. Currently system suspend is only 288abd2aba9SSoby Mathew * supported via PSCI SYSTEM SUSPEND API. 289abd2aba9SSoby Mathew */ 2908e26307dSNariman Poushin 2918e26307dSNariman Poushin req_state->pwr_domain_state[CSS_SYSTEM_PWR_DMN_LVL] = 2928e26307dSNariman Poushin ARM_LOCAL_STATE_RUN; 2938e26307dSNariman Poushin #endif 2948e26307dSNariman Poushin 295abd2aba9SSoby Mathew return rc; 296abd2aba9SSoby Mathew } 297abd2aba9SSoby Mathew 298abd2aba9SSoby Mathew /* 299abd2aba9SSoby Mathew * Custom `translate_power_state_by_mpidr` handler for CSS. Unlike in the 300abd2aba9SSoby Mathew * `css_validate_power_state`, we do not downgrade the system power 301abd2aba9SSoby Mathew * domain level request in `power_state` as it will be used to query the 302abd2aba9SSoby Mathew * PSCI_STAT_COUNT/RESIDENCY at the system power domain level. 303abd2aba9SSoby Mathew */ 304abd2aba9SSoby Mathew static int css_translate_power_state_by_mpidr(u_register_t mpidr, 305abd2aba9SSoby Mathew unsigned int power_state, 306abd2aba9SSoby Mathew psci_power_state_t *output_state) 307abd2aba9SSoby Mathew { 308abd2aba9SSoby Mathew return arm_validate_power_state(power_state, output_state); 309abd2aba9SSoby Mathew } 310abd2aba9SSoby Mathew 3113cc17aaeSJeenu Viswambharan /******************************************************************************* 312785fb92bSSoby Mathew * Export the platform handlers via plat_arm_psci_pm_ops. The ARM Standard 313785fb92bSSoby Mathew * platform will take care of registering the handlers with PSCI. 314b4315306SDan Handley ******************************************************************************/ 3155486a965SSoby Mathew plat_psci_ops_t plat_arm_psci_pm_ops = { 31638dce70fSSoby Mathew .pwr_domain_on = css_pwr_domain_on, 31738dce70fSSoby Mathew .pwr_domain_on_finish = css_pwr_domain_on_finish, 3186806cd23SMadhukar Pappireddy .pwr_domain_on_finish_late = css_pwr_domain_on_finish_late, 31938dce70fSSoby Mathew .pwr_domain_off = css_pwr_domain_off, 32038dce70fSSoby Mathew .cpu_standby = css_cpu_standby, 32138dce70fSSoby Mathew .pwr_domain_suspend = css_pwr_domain_suspend, 32238dce70fSSoby Mathew .pwr_domain_suspend_finish = css_pwr_domain_suspend_finish, 323b4315306SDan Handley .system_off = css_system_off, 324b4315306SDan Handley .system_reset = css_system_reset, 325abd2aba9SSoby Mathew .validate_power_state = css_validate_power_state, 32671e7a4e5SJeenu Viswambharan .validate_ns_entrypoint = arm_validate_psci_entrypoint, 327abd2aba9SSoby Mathew .translate_power_state_by_mpidr = css_translate_power_state_by_mpidr, 328abd2aba9SSoby Mathew .get_node_hw_state = css_node_hw_state, 329f145403cSRoberto Vargas .get_sys_suspend_power_state = css_get_sys_suspend_power_state, 330638b034cSRoberto Vargas 331638b034cSRoberto Vargas #if defined(PLAT_ARM_MEM_PROT_ADDR) 332f145403cSRoberto Vargas .mem_protect_chk = arm_psci_mem_protect_chk, 333f145403cSRoberto Vargas .read_mem_protect = arm_psci_read_mem_protect, 334f145403cSRoberto Vargas .write_mem_protect = arm_nor_psci_write_mem_protect, 335f145403cSRoberto Vargas #endif 336b48ae263SRoberto Vargas #if CSS_USE_SCMI_SDS_DRIVER 337b48ae263SRoberto Vargas .system_reset2 = css_system_reset2, 338b48ae263SRoberto Vargas #endif 339b4315306SDan Handley }; 340