1b4315306SDan Handley /* 2abd2aba9SSoby Mathew * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 6b4315306SDan Handley 7b4315306SDan Handley #include <arch_helpers.h> 8785fb92bSSoby Mathew #include <assert.h> 9c1bb8a05SSoby Mathew #include <cassert.h> 10785fb92bSSoby Mathew #include <css_pm.h> 11b4315306SDan Handley #include <debug.h> 12b4315306SDan Handley #include <errno.h> 13b4315306SDan Handley #include <plat_arm.h> 14b4315306SDan Handley #include <platform.h> 15b4315306SDan Handley #include <platform_def.h> 16b12a2b49SSoby Mathew #include "../drivers/scp/css_scp.h" 17f14d1886SSoby Mathew 18785fb92bSSoby Mathew /* Allow CSS platforms to override `plat_arm_psci_pm_ops` */ 19785fb92bSSoby Mathew #pragma weak plat_arm_psci_pm_ops 2038dce70fSSoby Mathew 212204afdeSSoby Mathew #if ARM_RECOM_STATE_ID_ENC 222204afdeSSoby Mathew /* 232204afdeSSoby Mathew * The table storing the valid idle power states. Ensure that the 242204afdeSSoby Mathew * array entries are populated in ascending order of state-id to 252204afdeSSoby Mathew * enable us to use binary search during power state validation. 262204afdeSSoby Mathew * The table must be terminated by a NULL entry. 272204afdeSSoby Mathew */ 282204afdeSSoby Mathew const unsigned int arm_pm_idle_states[] = { 295f3a6030SSoby Mathew /* State-id - 0x001 */ 305f3a6030SSoby Mathew arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN, 315f3a6030SSoby Mathew ARM_LOCAL_STATE_RET, ARM_PWR_LVL0, PSTATE_TYPE_STANDBY), 325f3a6030SSoby Mathew /* State-id - 0x002 */ 335f3a6030SSoby Mathew arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN, 345f3a6030SSoby Mathew ARM_LOCAL_STATE_OFF, ARM_PWR_LVL0, PSTATE_TYPE_POWERDOWN), 355f3a6030SSoby Mathew /* State-id - 0x022 */ 365f3a6030SSoby Mathew arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_OFF, 375f3a6030SSoby Mathew ARM_LOCAL_STATE_OFF, ARM_PWR_LVL1, PSTATE_TYPE_POWERDOWN), 385f3a6030SSoby Mathew #if PLAT_MAX_PWR_LVL > ARM_PWR_LVL1 395f3a6030SSoby Mathew /* State-id - 0x222 */ 405f3a6030SSoby Mathew arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF, 415f3a6030SSoby Mathew ARM_LOCAL_STATE_OFF, ARM_PWR_LVL2, PSTATE_TYPE_POWERDOWN), 425f3a6030SSoby Mathew #endif 432204afdeSSoby Mathew 0, 442204afdeSSoby Mathew }; 455f3a6030SSoby Mathew #endif /* __ARM_RECOM_STATE_ID_ENC__ */ 462204afdeSSoby Mathew 47c1bb8a05SSoby Mathew /* 48c1bb8a05SSoby Mathew * All the power management helpers in this file assume at least cluster power 49c1bb8a05SSoby Mathew * level is supported. 50c1bb8a05SSoby Mathew */ 51c1bb8a05SSoby Mathew CASSERT(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL1, 52c1bb8a05SSoby Mathew assert_max_pwr_lvl_supported_mismatch); 53c1bb8a05SSoby Mathew 54abd2aba9SSoby Mathew /* 55abd2aba9SSoby Mathew * Ensure that the PLAT_MAX_PWR_LVL is not greater than CSS_SYSTEM_PWR_DMN_LVL 56abd2aba9SSoby Mathew * assumed by the CSS layer. 57abd2aba9SSoby Mathew */ 58abd2aba9SSoby Mathew CASSERT(PLAT_MAX_PWR_LVL <= CSS_SYSTEM_PWR_DMN_LVL, 59abd2aba9SSoby Mathew assert_max_pwr_lvl_higher_than_css_sys_lvl); 60abd2aba9SSoby Mathew 61b4315306SDan Handley /******************************************************************************* 6238dce70fSSoby Mathew * Handler called when a power domain is about to be turned on. The 63b4315306SDan Handley * level and mpidr determine the affinity instance. 64b4315306SDan Handley ******************************************************************************/ 6538dce70fSSoby Mathew int css_pwr_domain_on(u_register_t mpidr) 66b4315306SDan Handley { 67b12a2b49SSoby Mathew css_scp_on(mpidr); 68b4315306SDan Handley 69b4315306SDan Handley return PSCI_E_SUCCESS; 70b4315306SDan Handley } 71b4315306SDan Handley 72f14d1886SSoby Mathew static void css_pwr_domain_on_finisher_common( 73f14d1886SSoby Mathew const psci_power_state_t *target_state) 74b4315306SDan Handley { 75f14d1886SSoby Mathew assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF); 76c1bb8a05SSoby Mathew 77e35a3fb5SSoby Mathew /* Enable the gic cpu interface */ 78e35a3fb5SSoby Mathew plat_arm_gic_cpuif_enable(); 79e35a3fb5SSoby Mathew 80b4315306SDan Handley /* 81b4315306SDan Handley * Perform the common cluster specific operations i.e enable coherency 82b4315306SDan Handley * if this cluster was off. 83b4315306SDan Handley */ 84f14d1886SSoby Mathew if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF) 856355f234SVikram Kanigiri plat_arm_interconnect_enter_coherency(); 86c1bb8a05SSoby Mathew } 87c1bb8a05SSoby Mathew 88f14d1886SSoby Mathew /******************************************************************************* 89f14d1886SSoby Mathew * Handler called when a power level has just been powered on after 90f14d1886SSoby Mathew * being turned off earlier. The target_state encodes the low power state that 91f14d1886SSoby Mathew * each level has woken up from. This handler would never be invoked with 92f14d1886SSoby Mathew * the system power domain uninitialized as either the primary would have taken 93f14d1886SSoby Mathew * care of it as part of cold boot or the first core awakened from system 94f14d1886SSoby Mathew * suspend would have already initialized it. 95f14d1886SSoby Mathew ******************************************************************************/ 96f14d1886SSoby Mathew void css_pwr_domain_on_finish(const psci_power_state_t *target_state) 97f14d1886SSoby Mathew { 98f14d1886SSoby Mathew /* Assert that the system power domain need not be initialized */ 99f14d1886SSoby Mathew assert(CSS_SYSTEM_PWR_STATE(target_state) == ARM_LOCAL_STATE_RUN); 100f14d1886SSoby Mathew 10127573c59SAchin Gupta /* Program the gic per-cpu distributor or re-distributor interface */ 10227573c59SAchin Gupta plat_arm_gic_pcpu_init(); 10327573c59SAchin Gupta 104e35a3fb5SSoby Mathew css_pwr_domain_on_finisher_common(target_state); 105b4315306SDan Handley } 106b4315306SDan Handley 107b4315306SDan Handley /******************************************************************************* 108b4315306SDan Handley * Common function called while turning a cpu off or suspending it. It is called 109b4315306SDan Handley * from css_off() or css_suspend() when these functions in turn are called for 11038dce70fSSoby Mathew * power domain at the highest power level which will be powered down. It 11138dce70fSSoby Mathew * performs the actions common to the OFF and SUSPEND calls. 112b4315306SDan Handley ******************************************************************************/ 11338dce70fSSoby Mathew static void css_power_down_common(const psci_power_state_t *target_state) 114b4315306SDan Handley { 115b4315306SDan Handley /* Prevent interrupts from spuriously waking up this cpu */ 11627573c59SAchin Gupta plat_arm_gic_cpuif_disable(); 117b4315306SDan Handley 118b4315306SDan Handley /* Cluster is to be turned off, so disable coherency */ 119b12a2b49SSoby Mathew if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF) 1206355f234SVikram Kanigiri plat_arm_interconnect_exit_coherency(); 121b4315306SDan Handley } 122b4315306SDan Handley 123b4315306SDan Handley /******************************************************************************* 12438dce70fSSoby Mathew * Handler called when a power domain is about to be turned off. The 12538dce70fSSoby Mathew * target_state encodes the power state that each level should transition to. 126b4315306SDan Handley ******************************************************************************/ 127785fb92bSSoby Mathew void css_pwr_domain_off(const psci_power_state_t *target_state) 128b4315306SDan Handley { 129f14d1886SSoby Mathew assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF); 13038dce70fSSoby Mathew css_power_down_common(target_state); 131b12a2b49SSoby Mathew css_scp_off(target_state); 132b4315306SDan Handley } 133b4315306SDan Handley 134b4315306SDan Handley /******************************************************************************* 13538dce70fSSoby Mathew * Handler called when a power domain is about to be suspended. The 13638dce70fSSoby Mathew * target_state encodes the power state that each level should transition to. 137b4315306SDan Handley ******************************************************************************/ 138785fb92bSSoby Mathew void css_pwr_domain_suspend(const psci_power_state_t *target_state) 139b4315306SDan Handley { 14038dce70fSSoby Mathew /* 141f14d1886SSoby Mathew * CSS currently supports retention only at cpu level. Just return 14238dce70fSSoby Mathew * as nothing is to be done for retention. 14338dce70fSSoby Mathew */ 144f14d1886SSoby Mathew if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET) 145b4315306SDan Handley return; 146b4315306SDan Handley 147e35a3fb5SSoby Mathew 148f14d1886SSoby Mathew assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF); 14938dce70fSSoby Mathew css_power_down_common(target_state); 150e35a3fb5SSoby Mathew 151e35a3fb5SSoby Mathew /* Perform system domain state saving if issuing system suspend */ 152e35a3fb5SSoby Mathew if (CSS_SYSTEM_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF) { 153e35a3fb5SSoby Mathew arm_system_pwr_domain_save(); 154e35a3fb5SSoby Mathew 155e35a3fb5SSoby Mathew /* Power off the Redistributor after having saved its context */ 156e35a3fb5SSoby Mathew plat_arm_gic_redistif_off(); 157e35a3fb5SSoby Mathew } 158e35a3fb5SSoby Mathew 159b12a2b49SSoby Mathew css_scp_suspend(target_state); 160b4315306SDan Handley } 161b4315306SDan Handley 162b4315306SDan Handley /******************************************************************************* 16338dce70fSSoby Mathew * Handler called when a power domain has just been powered on after 16438dce70fSSoby Mathew * having been suspended earlier. The target_state encodes the low power state 16538dce70fSSoby Mathew * that each level has woken up from. 166b4315306SDan Handley * TODO: At the moment we reuse the on finisher and reinitialize the secure 167b4315306SDan Handley * context. Need to implement a separate suspend finisher. 168b4315306SDan Handley ******************************************************************************/ 169785fb92bSSoby Mathew void css_pwr_domain_suspend_finish( 17038dce70fSSoby Mathew const psci_power_state_t *target_state) 171b4315306SDan Handley { 172f14d1886SSoby Mathew /* Return as nothing is to be done on waking up from retention. */ 173f14d1886SSoby Mathew if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET) 17438dce70fSSoby Mathew return; 17538dce70fSSoby Mathew 176f14d1886SSoby Mathew /* Perform system domain restore if woken up from system suspend */ 177f14d1886SSoby Mathew if (CSS_SYSTEM_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF) 178e35a3fb5SSoby Mathew /* 179e35a3fb5SSoby Mathew * At this point, the Distributor must be powered on to be ready 180e35a3fb5SSoby Mathew * to have its state restored. The Redistributor will be powered 181e35a3fb5SSoby Mathew * on as part of gicv3_rdistif_init_restore. 182e35a3fb5SSoby Mathew */ 183f14d1886SSoby Mathew arm_system_pwr_domain_resume(); 184f14d1886SSoby Mathew 185f14d1886SSoby Mathew css_pwr_domain_on_finisher_common(target_state); 186b4315306SDan Handley } 187b4315306SDan Handley 188b4315306SDan Handley /******************************************************************************* 189b4315306SDan Handley * Handlers to shutdown/reboot the system 190b4315306SDan Handley ******************************************************************************/ 191785fb92bSSoby Mathew void __dead2 css_system_off(void) 192b4315306SDan Handley { 193b12a2b49SSoby Mathew css_scp_sys_shutdown(); 194b4315306SDan Handley } 195b4315306SDan Handley 196785fb92bSSoby Mathew void __dead2 css_system_reset(void) 197b4315306SDan Handley { 198b12a2b49SSoby Mathew css_scp_sys_reboot(); 199b4315306SDan Handley } 200b4315306SDan Handley 201b4315306SDan Handley /******************************************************************************* 20238dce70fSSoby Mathew * Handler called when the CPU power domain is about to enter standby. 203b4315306SDan Handley ******************************************************************************/ 20438dce70fSSoby Mathew void css_cpu_standby(plat_local_state_t cpu_state) 205b4315306SDan Handley { 206b4315306SDan Handley unsigned int scr; 207b4315306SDan Handley 20838dce70fSSoby Mathew assert(cpu_state == ARM_LOCAL_STATE_RET); 20938dce70fSSoby Mathew 210b4315306SDan Handley scr = read_scr_el3(); 21168b105aeSDavid Wang /* 21268b105aeSDavid Wang * Enable the Non secure interrupt to wake the CPU. 21368b105aeSDavid Wang * In GICv3 affinity routing mode, the non secure group1 interrupts use 21468b105aeSDavid Wang * the PhysicalFIQ at EL3 whereas in GICv2, it uses the PhysicalIRQ. 21568b105aeSDavid Wang * Enabling both the bits works for both GICv2 mode and GICv3 affinity 21668b105aeSDavid Wang * routing mode. 21768b105aeSDavid Wang */ 21868b105aeSDavid Wang write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); 219b4315306SDan Handley isb(); 220b4315306SDan Handley dsb(); 221b4315306SDan Handley wfi(); 222b4315306SDan Handley 223b4315306SDan Handley /* 224b4315306SDan Handley * Restore SCR to the original value, synchronisation of scr_el3 is 225b4315306SDan Handley * done by eret while el3_exit to save some execution cycles. 226b4315306SDan Handley */ 227b4315306SDan Handley write_scr_el3(scr); 228b4315306SDan Handley } 229b4315306SDan Handley 230b4315306SDan Handley /******************************************************************************* 231c1bb8a05SSoby Mathew * Handler called to return the 'req_state' for system suspend. 232c1bb8a05SSoby Mathew ******************************************************************************/ 233c1bb8a05SSoby Mathew void css_get_sys_suspend_power_state(psci_power_state_t *req_state) 234c1bb8a05SSoby Mathew { 235c1bb8a05SSoby Mathew unsigned int i; 236c1bb8a05SSoby Mathew 237c1bb8a05SSoby Mathew /* 238c1bb8a05SSoby Mathew * System Suspend is supported only if the system power domain node 239c1bb8a05SSoby Mathew * is implemented. 240c1bb8a05SSoby Mathew */ 241abd2aba9SSoby Mathew assert(PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL); 242c1bb8a05SSoby Mathew 243c1bb8a05SSoby Mathew for (i = ARM_PWR_LVL0; i <= PLAT_MAX_PWR_LVL; i++) 244c1bb8a05SSoby Mathew req_state->pwr_domain_state[i] = ARM_LOCAL_STATE_OFF; 245c1bb8a05SSoby Mathew } 246c1bb8a05SSoby Mathew 247c1bb8a05SSoby Mathew /******************************************************************************* 2483cc17aaeSJeenu Viswambharan * Handler to query CPU/cluster power states from SCP 2493cc17aaeSJeenu Viswambharan ******************************************************************************/ 2503cc17aaeSJeenu Viswambharan int css_node_hw_state(u_register_t mpidr, unsigned int power_level) 2513cc17aaeSJeenu Viswambharan { 252b12a2b49SSoby Mathew return css_scp_get_power_state(mpidr, power_level); 2533cc17aaeSJeenu Viswambharan } 2543cc17aaeSJeenu Viswambharan 255abd2aba9SSoby Mathew /* 256abd2aba9SSoby Mathew * The system power domain suspend is only supported only via 257abd2aba9SSoby Mathew * PSCI SYSTEM_SUSPEND API. PSCI CPU_SUSPEND request to system power domain 258abd2aba9SSoby Mathew * will be downgraded to the lower level. 259abd2aba9SSoby Mathew */ 260abd2aba9SSoby Mathew static int css_validate_power_state(unsigned int power_state, 261abd2aba9SSoby Mathew psci_power_state_t *req_state) 262abd2aba9SSoby Mathew { 263abd2aba9SSoby Mathew int rc; 264abd2aba9SSoby Mathew rc = arm_validate_power_state(power_state, req_state); 265abd2aba9SSoby Mathew 266abd2aba9SSoby Mathew /* 267abd2aba9SSoby Mathew * Ensure that the system power domain level is never suspended 268abd2aba9SSoby Mathew * via PSCI CPU SUSPEND API. Currently system suspend is only 269abd2aba9SSoby Mathew * supported via PSCI SYSTEM SUSPEND API. 270abd2aba9SSoby Mathew */ 271abd2aba9SSoby Mathew req_state->pwr_domain_state[CSS_SYSTEM_PWR_DMN_LVL] = ARM_LOCAL_STATE_RUN; 272abd2aba9SSoby Mathew return rc; 273abd2aba9SSoby Mathew } 274abd2aba9SSoby Mathew 275abd2aba9SSoby Mathew /* 276abd2aba9SSoby Mathew * Custom `translate_power_state_by_mpidr` handler for CSS. Unlike in the 277abd2aba9SSoby Mathew * `css_validate_power_state`, we do not downgrade the system power 278abd2aba9SSoby Mathew * domain level request in `power_state` as it will be used to query the 279abd2aba9SSoby Mathew * PSCI_STAT_COUNT/RESIDENCY at the system power domain level. 280abd2aba9SSoby Mathew */ 281abd2aba9SSoby Mathew static int css_translate_power_state_by_mpidr(u_register_t mpidr, 282abd2aba9SSoby Mathew unsigned int power_state, 283abd2aba9SSoby Mathew psci_power_state_t *output_state) 284abd2aba9SSoby Mathew { 285abd2aba9SSoby Mathew return arm_validate_power_state(power_state, output_state); 286abd2aba9SSoby Mathew } 287abd2aba9SSoby Mathew 2883cc17aaeSJeenu Viswambharan /******************************************************************************* 289785fb92bSSoby Mathew * Export the platform handlers via plat_arm_psci_pm_ops. The ARM Standard 290785fb92bSSoby Mathew * platform will take care of registering the handlers with PSCI. 291b4315306SDan Handley ******************************************************************************/ 2925486a965SSoby Mathew plat_psci_ops_t plat_arm_psci_pm_ops = { 29338dce70fSSoby Mathew .pwr_domain_on = css_pwr_domain_on, 29438dce70fSSoby Mathew .pwr_domain_on_finish = css_pwr_domain_on_finish, 29538dce70fSSoby Mathew .pwr_domain_off = css_pwr_domain_off, 29638dce70fSSoby Mathew .cpu_standby = css_cpu_standby, 29738dce70fSSoby Mathew .pwr_domain_suspend = css_pwr_domain_suspend, 29838dce70fSSoby Mathew .pwr_domain_suspend_finish = css_pwr_domain_suspend_finish, 299b4315306SDan Handley .system_off = css_system_off, 300b4315306SDan Handley .system_reset = css_system_reset, 301abd2aba9SSoby Mathew .validate_power_state = css_validate_power_state, 302*71e7a4e5SJeenu Viswambharan .validate_ns_entrypoint = arm_validate_psci_entrypoint, 303abd2aba9SSoby Mathew .translate_power_state_by_mpidr = css_translate_power_state_by_mpidr, 304abd2aba9SSoby Mathew .get_node_hw_state = css_node_hw_state, 305f145403cSRoberto Vargas .get_sys_suspend_power_state = css_get_sys_suspend_power_state, 306f145403cSRoberto Vargas /* 307f145403cSRoberto Vargas * mem_protect is not supported in RESET_TO_BL31 and RESET_TO_SP_MIN, 308f145403cSRoberto Vargas * as that would require mapping in all of NS DRAM into BL31 or BL32. 309f145403cSRoberto Vargas */ 310f145403cSRoberto Vargas #if defined(PLAT_ARM_MEM_PROT_ADDR) && !RESET_TO_BL31 && !RESET_TO_SP_MIN 311f145403cSRoberto Vargas .mem_protect_chk = arm_psci_mem_protect_chk, 312f145403cSRoberto Vargas .read_mem_protect = arm_psci_read_mem_protect, 313f145403cSRoberto Vargas .write_mem_protect = arm_nor_psci_write_mem_protect, 314f145403cSRoberto Vargas #endif 315b48ae263SRoberto Vargas #if CSS_USE_SCMI_SDS_DRIVER 316b48ae263SRoberto Vargas .system_reset2 = css_system_reset2, 317b48ae263SRoberto Vargas #endif 318b4315306SDan Handley }; 319