1b4315306SDan Handley /* 2*6806cd23SMadhukar Pappireddy * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 6b4315306SDan Handley 7785fb92bSSoby Mathew #include <assert.h> 8b4315306SDan Handley #include <errno.h> 909d40e0eSAntonio Nino Diaz 10b4315306SDan Handley #include <platform_def.h> 1109d40e0eSAntonio Nino Diaz 1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 1309d40e0eSAntonio Nino Diaz #include <common/debug.h> 142d4135e0SAntonio Nino Diaz #include <drivers/arm/css/css_scp.h> 1509d40e0eSAntonio Nino Diaz #include <lib/cassert.h> 16bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 17bd9344f6SAntonio Nino Diaz #include <plat/arm/css/common/css_pm.h> 1809d40e0eSAntonio Nino Diaz #include <plat/common/platform.h> 1909d40e0eSAntonio Nino Diaz 20785fb92bSSoby Mathew /* Allow CSS platforms to override `plat_arm_psci_pm_ops` */ 21785fb92bSSoby Mathew #pragma weak plat_arm_psci_pm_ops 2238dce70fSSoby Mathew 232204afdeSSoby Mathew #if ARM_RECOM_STATE_ID_ENC 242204afdeSSoby Mathew /* 252204afdeSSoby Mathew * The table storing the valid idle power states. Ensure that the 262204afdeSSoby Mathew * array entries are populated in ascending order of state-id to 272204afdeSSoby Mathew * enable us to use binary search during power state validation. 282204afdeSSoby Mathew * The table must be terminated by a NULL entry. 292204afdeSSoby Mathew */ 302204afdeSSoby Mathew const unsigned int arm_pm_idle_states[] = { 315f3a6030SSoby Mathew /* State-id - 0x001 */ 325f3a6030SSoby Mathew arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN, 335f3a6030SSoby Mathew ARM_LOCAL_STATE_RET, ARM_PWR_LVL0, PSTATE_TYPE_STANDBY), 345f3a6030SSoby Mathew /* State-id - 0x002 */ 355f3a6030SSoby Mathew arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN, 365f3a6030SSoby Mathew ARM_LOCAL_STATE_OFF, ARM_PWR_LVL0, PSTATE_TYPE_POWERDOWN), 375f3a6030SSoby Mathew /* State-id - 0x022 */ 385f3a6030SSoby Mathew arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_OFF, 395f3a6030SSoby Mathew ARM_LOCAL_STATE_OFF, ARM_PWR_LVL1, PSTATE_TYPE_POWERDOWN), 405f3a6030SSoby Mathew #if PLAT_MAX_PWR_LVL > ARM_PWR_LVL1 415f3a6030SSoby Mathew /* State-id - 0x222 */ 425f3a6030SSoby Mathew arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF, 435f3a6030SSoby Mathew ARM_LOCAL_STATE_OFF, ARM_PWR_LVL2, PSTATE_TYPE_POWERDOWN), 445f3a6030SSoby Mathew #endif 452204afdeSSoby Mathew 0, 462204afdeSSoby Mathew }; 475f3a6030SSoby Mathew #endif /* __ARM_RECOM_STATE_ID_ENC__ */ 482204afdeSSoby Mathew 49c1bb8a05SSoby Mathew /* 50c1bb8a05SSoby Mathew * All the power management helpers in this file assume at least cluster power 51c1bb8a05SSoby Mathew * level is supported. 52c1bb8a05SSoby Mathew */ 53c1bb8a05SSoby Mathew CASSERT(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL1, 54c1bb8a05SSoby Mathew assert_max_pwr_lvl_supported_mismatch); 55c1bb8a05SSoby Mathew 56abd2aba9SSoby Mathew /* 57abd2aba9SSoby Mathew * Ensure that the PLAT_MAX_PWR_LVL is not greater than CSS_SYSTEM_PWR_DMN_LVL 58abd2aba9SSoby Mathew * assumed by the CSS layer. 59abd2aba9SSoby Mathew */ 60abd2aba9SSoby Mathew CASSERT(PLAT_MAX_PWR_LVL <= CSS_SYSTEM_PWR_DMN_LVL, 61abd2aba9SSoby Mathew assert_max_pwr_lvl_higher_than_css_sys_lvl); 62abd2aba9SSoby Mathew 63b4315306SDan Handley /******************************************************************************* 6438dce70fSSoby Mathew * Handler called when a power domain is about to be turned on. The 65b4315306SDan Handley * level and mpidr determine the affinity instance. 66b4315306SDan Handley ******************************************************************************/ 6738dce70fSSoby Mathew int css_pwr_domain_on(u_register_t mpidr) 68b4315306SDan Handley { 69b12a2b49SSoby Mathew css_scp_on(mpidr); 70b4315306SDan Handley 71b4315306SDan Handley return PSCI_E_SUCCESS; 72b4315306SDan Handley } 73b4315306SDan Handley 74f14d1886SSoby Mathew static void css_pwr_domain_on_finisher_common( 75f14d1886SSoby Mathew const psci_power_state_t *target_state) 76b4315306SDan Handley { 77f14d1886SSoby Mathew assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF); 78c1bb8a05SSoby Mathew 79b4315306SDan Handley /* 80b4315306SDan Handley * Perform the common cluster specific operations i.e enable coherency 81b4315306SDan Handley * if this cluster was off. 82b4315306SDan Handley */ 83f14d1886SSoby Mathew if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF) 846355f234SVikram Kanigiri plat_arm_interconnect_enter_coherency(); 85c1bb8a05SSoby Mathew } 86c1bb8a05SSoby Mathew 87f14d1886SSoby Mathew /******************************************************************************* 88f14d1886SSoby Mathew * Handler called when a power level has just been powered on after 89f14d1886SSoby Mathew * being turned off earlier. The target_state encodes the low power state that 90f14d1886SSoby Mathew * each level has woken up from. This handler would never be invoked with 91f14d1886SSoby Mathew * the system power domain uninitialized as either the primary would have taken 92f14d1886SSoby Mathew * care of it as part of cold boot or the first core awakened from system 93f14d1886SSoby Mathew * suspend would have already initialized it. 94f14d1886SSoby Mathew ******************************************************************************/ 95f14d1886SSoby Mathew void css_pwr_domain_on_finish(const psci_power_state_t *target_state) 96f14d1886SSoby Mathew { 97f14d1886SSoby Mathew /* Assert that the system power domain need not be initialized */ 989b4c611cSNariman Poushin assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN); 99f14d1886SSoby Mathew 100*6806cd23SMadhukar Pappireddy css_pwr_domain_on_finisher_common(target_state); 101*6806cd23SMadhukar Pappireddy } 102*6806cd23SMadhukar Pappireddy 103*6806cd23SMadhukar Pappireddy /******************************************************************************* 104*6806cd23SMadhukar Pappireddy * Handler called when a power domain has just been powered on and the cpu 105*6806cd23SMadhukar Pappireddy * and its cluster are fully participating in coherent transaction on the 106*6806cd23SMadhukar Pappireddy * interconnect. Data cache must be enabled for CPU at this point. 107*6806cd23SMadhukar Pappireddy ******************************************************************************/ 108*6806cd23SMadhukar Pappireddy void css_pwr_domain_on_finish_late(const psci_power_state_t *target_state) 109*6806cd23SMadhukar Pappireddy { 11027573c59SAchin Gupta /* Program the gic per-cpu distributor or re-distributor interface */ 11127573c59SAchin Gupta plat_arm_gic_pcpu_init(); 11227573c59SAchin Gupta 113*6806cd23SMadhukar Pappireddy /* Enable the gic cpu interface */ 114*6806cd23SMadhukar Pappireddy plat_arm_gic_cpuif_enable(); 115b4315306SDan Handley } 116b4315306SDan Handley 117b4315306SDan Handley /******************************************************************************* 118b4315306SDan Handley * Common function called while turning a cpu off or suspending it. It is called 119b4315306SDan Handley * from css_off() or css_suspend() when these functions in turn are called for 12038dce70fSSoby Mathew * power domain at the highest power level which will be powered down. It 12138dce70fSSoby Mathew * performs the actions common to the OFF and SUSPEND calls. 122b4315306SDan Handley ******************************************************************************/ 12338dce70fSSoby Mathew static void css_power_down_common(const psci_power_state_t *target_state) 124b4315306SDan Handley { 125b4315306SDan Handley /* Prevent interrupts from spuriously waking up this cpu */ 12627573c59SAchin Gupta plat_arm_gic_cpuif_disable(); 127b4315306SDan Handley 128b4315306SDan Handley /* Cluster is to be turned off, so disable coherency */ 129b12a2b49SSoby Mathew if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF) 1306355f234SVikram Kanigiri plat_arm_interconnect_exit_coherency(); 131b4315306SDan Handley } 132b4315306SDan Handley 133b4315306SDan Handley /******************************************************************************* 13438dce70fSSoby Mathew * Handler called when a power domain is about to be turned off. The 13538dce70fSSoby Mathew * target_state encodes the power state that each level should transition to. 136b4315306SDan Handley ******************************************************************************/ 137785fb92bSSoby Mathew void css_pwr_domain_off(const psci_power_state_t *target_state) 138b4315306SDan Handley { 139f14d1886SSoby Mathew assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF); 14038dce70fSSoby Mathew css_power_down_common(target_state); 141b12a2b49SSoby Mathew css_scp_off(target_state); 142b4315306SDan Handley } 143b4315306SDan Handley 144b4315306SDan Handley /******************************************************************************* 14538dce70fSSoby Mathew * Handler called when a power domain is about to be suspended. The 14638dce70fSSoby Mathew * target_state encodes the power state that each level should transition to. 147b4315306SDan Handley ******************************************************************************/ 148785fb92bSSoby Mathew void css_pwr_domain_suspend(const psci_power_state_t *target_state) 149b4315306SDan Handley { 15038dce70fSSoby Mathew /* 151f14d1886SSoby Mathew * CSS currently supports retention only at cpu level. Just return 15238dce70fSSoby Mathew * as nothing is to be done for retention. 15338dce70fSSoby Mathew */ 154f14d1886SSoby Mathew if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET) 155b4315306SDan Handley return; 156b4315306SDan Handley 157e35a3fb5SSoby Mathew 158f14d1886SSoby Mathew assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF); 15938dce70fSSoby Mathew css_power_down_common(target_state); 160e35a3fb5SSoby Mathew 161e35a3fb5SSoby Mathew /* Perform system domain state saving if issuing system suspend */ 1629b4c611cSNariman Poushin if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF) { 163e35a3fb5SSoby Mathew arm_system_pwr_domain_save(); 164e35a3fb5SSoby Mathew 165e35a3fb5SSoby Mathew /* Power off the Redistributor after having saved its context */ 166e35a3fb5SSoby Mathew plat_arm_gic_redistif_off(); 167e35a3fb5SSoby Mathew } 168e35a3fb5SSoby Mathew 169b12a2b49SSoby Mathew css_scp_suspend(target_state); 170b4315306SDan Handley } 171b4315306SDan Handley 172b4315306SDan Handley /******************************************************************************* 17338dce70fSSoby Mathew * Handler called when a power domain has just been powered on after 17438dce70fSSoby Mathew * having been suspended earlier. The target_state encodes the low power state 17538dce70fSSoby Mathew * that each level has woken up from. 176b4315306SDan Handley * TODO: At the moment we reuse the on finisher and reinitialize the secure 177b4315306SDan Handley * context. Need to implement a separate suspend finisher. 178b4315306SDan Handley ******************************************************************************/ 179785fb92bSSoby Mathew void css_pwr_domain_suspend_finish( 18038dce70fSSoby Mathew const psci_power_state_t *target_state) 181b4315306SDan Handley { 182f14d1886SSoby Mathew /* Return as nothing is to be done on waking up from retention. */ 183f14d1886SSoby Mathew if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET) 18438dce70fSSoby Mathew return; 18538dce70fSSoby Mathew 186f14d1886SSoby Mathew /* Perform system domain restore if woken up from system suspend */ 1879b4c611cSNariman Poushin if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF) 188e35a3fb5SSoby Mathew /* 189e35a3fb5SSoby Mathew * At this point, the Distributor must be powered on to be ready 190e35a3fb5SSoby Mathew * to have its state restored. The Redistributor will be powered 191e35a3fb5SSoby Mathew * on as part of gicv3_rdistif_init_restore. 192e35a3fb5SSoby Mathew */ 193f14d1886SSoby Mathew arm_system_pwr_domain_resume(); 194f14d1886SSoby Mathew 195f14d1886SSoby Mathew css_pwr_domain_on_finisher_common(target_state); 196*6806cd23SMadhukar Pappireddy 197*6806cd23SMadhukar Pappireddy /* Enable the gic cpu interface */ 198*6806cd23SMadhukar Pappireddy plat_arm_gic_cpuif_enable(); 199b4315306SDan Handley } 200b4315306SDan Handley 201b4315306SDan Handley /******************************************************************************* 202b4315306SDan Handley * Handlers to shutdown/reboot the system 203b4315306SDan Handley ******************************************************************************/ 204785fb92bSSoby Mathew void __dead2 css_system_off(void) 205b4315306SDan Handley { 206b12a2b49SSoby Mathew css_scp_sys_shutdown(); 207b4315306SDan Handley } 208b4315306SDan Handley 209785fb92bSSoby Mathew void __dead2 css_system_reset(void) 210b4315306SDan Handley { 211b12a2b49SSoby Mathew css_scp_sys_reboot(); 212b4315306SDan Handley } 213b4315306SDan Handley 214b4315306SDan Handley /******************************************************************************* 21538dce70fSSoby Mathew * Handler called when the CPU power domain is about to enter standby. 216b4315306SDan Handley ******************************************************************************/ 21738dce70fSSoby Mathew void css_cpu_standby(plat_local_state_t cpu_state) 218b4315306SDan Handley { 219b4315306SDan Handley unsigned int scr; 220b4315306SDan Handley 22138dce70fSSoby Mathew assert(cpu_state == ARM_LOCAL_STATE_RET); 22238dce70fSSoby Mathew 223b4315306SDan Handley scr = read_scr_el3(); 22468b105aeSDavid Wang /* 22568b105aeSDavid Wang * Enable the Non secure interrupt to wake the CPU. 22668b105aeSDavid Wang * In GICv3 affinity routing mode, the non secure group1 interrupts use 22768b105aeSDavid Wang * the PhysicalFIQ at EL3 whereas in GICv2, it uses the PhysicalIRQ. 22868b105aeSDavid Wang * Enabling both the bits works for both GICv2 mode and GICv3 affinity 22968b105aeSDavid Wang * routing mode. 23068b105aeSDavid Wang */ 23168b105aeSDavid Wang write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); 232b4315306SDan Handley isb(); 233b4315306SDan Handley dsb(); 234b4315306SDan Handley wfi(); 235b4315306SDan Handley 236b4315306SDan Handley /* 237b4315306SDan Handley * Restore SCR to the original value, synchronisation of scr_el3 is 238b4315306SDan Handley * done by eret while el3_exit to save some execution cycles. 239b4315306SDan Handley */ 240b4315306SDan Handley write_scr_el3(scr); 241b4315306SDan Handley } 242b4315306SDan Handley 243b4315306SDan Handley /******************************************************************************* 244c1bb8a05SSoby Mathew * Handler called to return the 'req_state' for system suspend. 245c1bb8a05SSoby Mathew ******************************************************************************/ 246c1bb8a05SSoby Mathew void css_get_sys_suspend_power_state(psci_power_state_t *req_state) 247c1bb8a05SSoby Mathew { 248c1bb8a05SSoby Mathew unsigned int i; 249c1bb8a05SSoby Mathew 250c1bb8a05SSoby Mathew /* 251c1bb8a05SSoby Mathew * System Suspend is supported only if the system power domain node 252c1bb8a05SSoby Mathew * is implemented. 253c1bb8a05SSoby Mathew */ 254abd2aba9SSoby Mathew assert(PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL); 255c1bb8a05SSoby Mathew 256c1bb8a05SSoby Mathew for (i = ARM_PWR_LVL0; i <= PLAT_MAX_PWR_LVL; i++) 257c1bb8a05SSoby Mathew req_state->pwr_domain_state[i] = ARM_LOCAL_STATE_OFF; 258c1bb8a05SSoby Mathew } 259c1bb8a05SSoby Mathew 260c1bb8a05SSoby Mathew /******************************************************************************* 2613cc17aaeSJeenu Viswambharan * Handler to query CPU/cluster power states from SCP 2623cc17aaeSJeenu Viswambharan ******************************************************************************/ 2633cc17aaeSJeenu Viswambharan int css_node_hw_state(u_register_t mpidr, unsigned int power_level) 2643cc17aaeSJeenu Viswambharan { 265b12a2b49SSoby Mathew return css_scp_get_power_state(mpidr, power_level); 2663cc17aaeSJeenu Viswambharan } 2673cc17aaeSJeenu Viswambharan 268abd2aba9SSoby Mathew /* 269abd2aba9SSoby Mathew * The system power domain suspend is only supported only via 270abd2aba9SSoby Mathew * PSCI SYSTEM_SUSPEND API. PSCI CPU_SUSPEND request to system power domain 271abd2aba9SSoby Mathew * will be downgraded to the lower level. 272abd2aba9SSoby Mathew */ 273abd2aba9SSoby Mathew static int css_validate_power_state(unsigned int power_state, 274abd2aba9SSoby Mathew psci_power_state_t *req_state) 275abd2aba9SSoby Mathew { 276abd2aba9SSoby Mathew int rc; 277abd2aba9SSoby Mathew rc = arm_validate_power_state(power_state, req_state); 278abd2aba9SSoby Mathew 279abd2aba9SSoby Mathew /* 2808e26307dSNariman Poushin * Ensure that we don't overrun the pwr_domain_state array in the case 2818e26307dSNariman Poushin * where the platform supported max power level is less than the system 2828e26307dSNariman Poushin * power level 2838e26307dSNariman Poushin */ 2848e26307dSNariman Poushin 2858e26307dSNariman Poushin #if (PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL) 2868e26307dSNariman Poushin 2878e26307dSNariman Poushin /* 288abd2aba9SSoby Mathew * Ensure that the system power domain level is never suspended 289abd2aba9SSoby Mathew * via PSCI CPU SUSPEND API. Currently system suspend is only 290abd2aba9SSoby Mathew * supported via PSCI SYSTEM SUSPEND API. 291abd2aba9SSoby Mathew */ 2928e26307dSNariman Poushin 2938e26307dSNariman Poushin req_state->pwr_domain_state[CSS_SYSTEM_PWR_DMN_LVL] = 2948e26307dSNariman Poushin ARM_LOCAL_STATE_RUN; 2958e26307dSNariman Poushin #endif 2968e26307dSNariman Poushin 297abd2aba9SSoby Mathew return rc; 298abd2aba9SSoby Mathew } 299abd2aba9SSoby Mathew 300abd2aba9SSoby Mathew /* 301abd2aba9SSoby Mathew * Custom `translate_power_state_by_mpidr` handler for CSS. Unlike in the 302abd2aba9SSoby Mathew * `css_validate_power_state`, we do not downgrade the system power 303abd2aba9SSoby Mathew * domain level request in `power_state` as it will be used to query the 304abd2aba9SSoby Mathew * PSCI_STAT_COUNT/RESIDENCY at the system power domain level. 305abd2aba9SSoby Mathew */ 306abd2aba9SSoby Mathew static int css_translate_power_state_by_mpidr(u_register_t mpidr, 307abd2aba9SSoby Mathew unsigned int power_state, 308abd2aba9SSoby Mathew psci_power_state_t *output_state) 309abd2aba9SSoby Mathew { 310abd2aba9SSoby Mathew return arm_validate_power_state(power_state, output_state); 311abd2aba9SSoby Mathew } 312abd2aba9SSoby Mathew 3133cc17aaeSJeenu Viswambharan /******************************************************************************* 314785fb92bSSoby Mathew * Export the platform handlers via plat_arm_psci_pm_ops. The ARM Standard 315785fb92bSSoby Mathew * platform will take care of registering the handlers with PSCI. 316b4315306SDan Handley ******************************************************************************/ 3175486a965SSoby Mathew plat_psci_ops_t plat_arm_psci_pm_ops = { 31838dce70fSSoby Mathew .pwr_domain_on = css_pwr_domain_on, 31938dce70fSSoby Mathew .pwr_domain_on_finish = css_pwr_domain_on_finish, 320*6806cd23SMadhukar Pappireddy .pwr_domain_on_finish_late = css_pwr_domain_on_finish_late, 32138dce70fSSoby Mathew .pwr_domain_off = css_pwr_domain_off, 32238dce70fSSoby Mathew .cpu_standby = css_cpu_standby, 32338dce70fSSoby Mathew .pwr_domain_suspend = css_pwr_domain_suspend, 32438dce70fSSoby Mathew .pwr_domain_suspend_finish = css_pwr_domain_suspend_finish, 325b4315306SDan Handley .system_off = css_system_off, 326b4315306SDan Handley .system_reset = css_system_reset, 327abd2aba9SSoby Mathew .validate_power_state = css_validate_power_state, 32871e7a4e5SJeenu Viswambharan .validate_ns_entrypoint = arm_validate_psci_entrypoint, 329abd2aba9SSoby Mathew .translate_power_state_by_mpidr = css_translate_power_state_by_mpidr, 330abd2aba9SSoby Mathew .get_node_hw_state = css_node_hw_state, 331f145403cSRoberto Vargas .get_sys_suspend_power_state = css_get_sys_suspend_power_state, 332638b034cSRoberto Vargas 333638b034cSRoberto Vargas #if defined(PLAT_ARM_MEM_PROT_ADDR) 334f145403cSRoberto Vargas .mem_protect_chk = arm_psci_mem_protect_chk, 335f145403cSRoberto Vargas .read_mem_protect = arm_psci_read_mem_protect, 336f145403cSRoberto Vargas .write_mem_protect = arm_nor_psci_write_mem_protect, 337f145403cSRoberto Vargas #endif 338b48ae263SRoberto Vargas #if CSS_USE_SCMI_SDS_DRIVER 339b48ae263SRoberto Vargas .system_reset2 = css_system_reset2, 340b48ae263SRoberto Vargas #endif 341b4315306SDan Handley }; 342