1b4315306SDan Handley /* 2c5c54e20SBoyan Karatotev * Copyright (c) 2015-2025, Arm Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 6b4315306SDan Handley 7785fb92bSSoby Mathew #include <assert.h> 809d40e0eSAntonio Nino Diaz 9b4315306SDan Handley #include <platform_def.h> 1009d40e0eSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 12158ed580SPranav Madhu #include <bl31/interrupt_mgmt.h> 1309d40e0eSAntonio Nino Diaz #include <common/debug.h> 142d4135e0SAntonio Nino Diaz #include <drivers/arm/css/css_scp.h> 15d52ff2b3SArvind Ram Prakash #include <drivers/arm/dsu.h> 1609d40e0eSAntonio Nino Diaz #include <lib/cassert.h> 17bd9344f6SAntonio Nino Diaz #include <plat/arm/common/plat_arm.h> 1809d40e0eSAntonio Nino Diaz 19158ed580SPranav Madhu #include <plat/common/platform.h> 20158ed580SPranav Madhu 21f1fe1440SPranav Madhu #include <plat/arm/css/common/css_pm.h> 22f1fe1440SPranav Madhu 23785fb92bSSoby Mathew /* Allow CSS platforms to override `plat_arm_psci_pm_ops` */ 24785fb92bSSoby Mathew #pragma weak plat_arm_psci_pm_ops 2538dce70fSSoby Mathew 262204afdeSSoby Mathew #if ARM_RECOM_STATE_ID_ENC 272204afdeSSoby Mathew /* 282204afdeSSoby Mathew * The table storing the valid idle power states. Ensure that the 292204afdeSSoby Mathew * array entries are populated in ascending order of state-id to 302204afdeSSoby Mathew * enable us to use binary search during power state validation. 312204afdeSSoby Mathew * The table must be terminated by a NULL entry. 322204afdeSSoby Mathew */ 332204afdeSSoby Mathew const unsigned int arm_pm_idle_states[] = { 345f3a6030SSoby Mathew /* State-id - 0x001 */ 355f3a6030SSoby Mathew arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN, 365f3a6030SSoby Mathew ARM_LOCAL_STATE_RET, ARM_PWR_LVL0, PSTATE_TYPE_STANDBY), 375f3a6030SSoby Mathew /* State-id - 0x002 */ 385f3a6030SSoby Mathew arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN, 395f3a6030SSoby Mathew ARM_LOCAL_STATE_OFF, ARM_PWR_LVL0, PSTATE_TYPE_POWERDOWN), 405f3a6030SSoby Mathew /* State-id - 0x022 */ 415f3a6030SSoby Mathew arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_OFF, 425f3a6030SSoby Mathew ARM_LOCAL_STATE_OFF, ARM_PWR_LVL1, PSTATE_TYPE_POWERDOWN), 435f3a6030SSoby Mathew #if PLAT_MAX_PWR_LVL > ARM_PWR_LVL1 445f3a6030SSoby Mathew /* State-id - 0x222 */ 455f3a6030SSoby Mathew arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF, 465f3a6030SSoby Mathew ARM_LOCAL_STATE_OFF, ARM_PWR_LVL2, PSTATE_TYPE_POWERDOWN), 475f3a6030SSoby Mathew #endif 482204afdeSSoby Mathew 0, 492204afdeSSoby Mathew }; 505f3a6030SSoby Mathew #endif /* __ARM_RECOM_STATE_ID_ENC__ */ 512204afdeSSoby Mathew 52c1bb8a05SSoby Mathew /* 53c1bb8a05SSoby Mathew * All the power management helpers in this file assume at least cluster power 54c1bb8a05SSoby Mathew * level is supported. 55c1bb8a05SSoby Mathew */ 56c1bb8a05SSoby Mathew CASSERT(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL1, 57c1bb8a05SSoby Mathew assert_max_pwr_lvl_supported_mismatch); 58c1bb8a05SSoby Mathew 59abd2aba9SSoby Mathew /* 60abd2aba9SSoby Mathew * Ensure that the PLAT_MAX_PWR_LVL is not greater than CSS_SYSTEM_PWR_DMN_LVL 61abd2aba9SSoby Mathew * assumed by the CSS layer. 62abd2aba9SSoby Mathew */ 63abd2aba9SSoby Mathew CASSERT(PLAT_MAX_PWR_LVL <= CSS_SYSTEM_PWR_DMN_LVL, 64abd2aba9SSoby Mathew assert_max_pwr_lvl_higher_than_css_sys_lvl); 65abd2aba9SSoby Mathew 66b4315306SDan Handley /******************************************************************************* 6738dce70fSSoby Mathew * Handler called when a power domain is about to be turned on. The 68b4315306SDan Handley * level and mpidr determine the affinity instance. 69b4315306SDan Handley ******************************************************************************/ 7038dce70fSSoby Mathew int css_pwr_domain_on(u_register_t mpidr) 71b4315306SDan Handley { 72b12a2b49SSoby Mathew css_scp_on(mpidr); 73b4315306SDan Handley 74b4315306SDan Handley return PSCI_E_SUCCESS; 75b4315306SDan Handley } 76b4315306SDan Handley 77f14d1886SSoby Mathew static void css_pwr_domain_on_finisher_common( 78f14d1886SSoby Mathew const psci_power_state_t *target_state) 79b4315306SDan Handley { 80f14d1886SSoby Mathew assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF); 81c1bb8a05SSoby Mathew 82b4315306SDan Handley /* 83b4315306SDan Handley * Perform the common cluster specific operations i.e enable coherency 84b4315306SDan Handley * if this cluster was off. 85b4315306SDan Handley */ 86b87d7ab1SArvind Ram Prakash if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF) { 87b87d7ab1SArvind Ram Prakash #if PRESERVE_DSU_PMU_REGS 88b87d7ab1SArvind Ram Prakash cluster_on_dsu_pmu_context_restore(); 89b87d7ab1SArvind Ram Prakash #endif 90*36fbcf4dSAhmed Azeem #if !HW_ASSISTED_COHERENCY 916355f234SVikram Kanigiri plat_arm_interconnect_enter_coherency(); 92*36fbcf4dSAhmed Azeem #endif 93c1bb8a05SSoby Mathew } 94b87d7ab1SArvind Ram Prakash } 95c1bb8a05SSoby Mathew 96f14d1886SSoby Mathew /******************************************************************************* 97f14d1886SSoby Mathew * Handler called when a power level has just been powered on after 98f14d1886SSoby Mathew * being turned off earlier. The target_state encodes the low power state that 99f14d1886SSoby Mathew * each level has woken up from. This handler would never be invoked with 100f14d1886SSoby Mathew * the system power domain uninitialized as either the primary would have taken 101f14d1886SSoby Mathew * care of it as part of cold boot or the first core awakened from system 102f14d1886SSoby Mathew * suspend would have already initialized it. 103f14d1886SSoby Mathew ******************************************************************************/ 104f14d1886SSoby Mathew void css_pwr_domain_on_finish(const psci_power_state_t *target_state) 105f14d1886SSoby Mathew { 106f14d1886SSoby Mathew /* Assert that the system power domain need not be initialized */ 1079b4c611cSNariman Poushin assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN); 108f14d1886SSoby Mathew 1096806cd23SMadhukar Pappireddy css_pwr_domain_on_finisher_common(target_state); 1106806cd23SMadhukar Pappireddy } 1116806cd23SMadhukar Pappireddy 1126806cd23SMadhukar Pappireddy /******************************************************************************* 1136806cd23SMadhukar Pappireddy * Handler called when a power domain has just been powered on and the cpu 1146806cd23SMadhukar Pappireddy * and its cluster are fully participating in coherent transaction on the 1156806cd23SMadhukar Pappireddy * interconnect. Data cache must be enabled for CPU at this point. 1166806cd23SMadhukar Pappireddy ******************************************************************************/ 1176806cd23SMadhukar Pappireddy void css_pwr_domain_on_finish_late(const psci_power_state_t *target_state) 1186806cd23SMadhukar Pappireddy { 119158ed580SPranav Madhu /* Setup the CPU power down request interrupt for secondary core(s) */ 120158ed580SPranav Madhu css_setup_cpu_pwr_down_intr(); 121b4315306SDan Handley } 122b4315306SDan Handley 123b4315306SDan Handley /******************************************************************************* 124b4315306SDan Handley * Common function called while turning a cpu off or suspending it. It is called 125b4315306SDan Handley * from css_off() or css_suspend() when these functions in turn are called for 12638dce70fSSoby Mathew * power domain at the highest power level which will be powered down. It 12738dce70fSSoby Mathew * performs the actions common to the OFF and SUSPEND calls. 128b4315306SDan Handley ******************************************************************************/ 12938dce70fSSoby Mathew static void css_power_down_common(const psci_power_state_t *target_state) 130b4315306SDan Handley { 131b4315306SDan Handley /* Cluster is to be turned off, so disable coherency */ 132b87d7ab1SArvind Ram Prakash if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF) { 133b87d7ab1SArvind Ram Prakash #if PRESERVE_DSU_PMU_REGS 134b87d7ab1SArvind Ram Prakash cluster_off_dsu_pmu_context_save(); 135b87d7ab1SArvind Ram Prakash #endif 136*36fbcf4dSAhmed Azeem #if !HW_ASSISTED_COHERENCY 1376355f234SVikram Kanigiri plat_arm_interconnect_exit_coherency(); 138*36fbcf4dSAhmed Azeem #endif 139b4315306SDan Handley } 140b87d7ab1SArvind Ram Prakash } 141b4315306SDan Handley 142b4315306SDan Handley /******************************************************************************* 14338dce70fSSoby Mathew * Handler called when a power domain is about to be turned off. The 14438dce70fSSoby Mathew * target_state encodes the power state that each level should transition to. 145b4315306SDan Handley ******************************************************************************/ 146785fb92bSSoby Mathew void css_pwr_domain_off(const psci_power_state_t *target_state) 147b4315306SDan Handley { 148f14d1886SSoby Mathew assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF); 14938dce70fSSoby Mathew css_power_down_common(target_state); 150b12a2b49SSoby Mathew css_scp_off(target_state); 151b4315306SDan Handley } 152b4315306SDan Handley 153b4315306SDan Handley /******************************************************************************* 15438dce70fSSoby Mathew * Handler called when a power domain is about to be suspended. The 15538dce70fSSoby Mathew * target_state encodes the power state that each level should transition to. 156b4315306SDan Handley ******************************************************************************/ 157785fb92bSSoby Mathew void css_pwr_domain_suspend(const psci_power_state_t *target_state) 158b4315306SDan Handley { 15938dce70fSSoby Mathew /* 160f14d1886SSoby Mathew * CSS currently supports retention only at cpu level. Just return 16138dce70fSSoby Mathew * as nothing is to be done for retention. 16238dce70fSSoby Mathew */ 163f14d1886SSoby Mathew if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET) 164b4315306SDan Handley return; 165b4315306SDan Handley 166e35a3fb5SSoby Mathew 167f14d1886SSoby Mathew assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF); 16838dce70fSSoby Mathew css_power_down_common(target_state); 169e35a3fb5SSoby Mathew 170e35a3fb5SSoby Mathew /* Perform system domain state saving if issuing system suspend */ 1719b4c611cSNariman Poushin if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF) { 172e35a3fb5SSoby Mathew arm_system_pwr_domain_save(); 173e35a3fb5SSoby Mathew 174e35a3fb5SSoby Mathew /* Power off the Redistributor after having saved its context */ 175c5c54e20SBoyan Karatotev gic_pcpu_off(plat_my_core_pos()); 176e35a3fb5SSoby Mathew } 177e35a3fb5SSoby Mathew 178b12a2b49SSoby Mathew css_scp_suspend(target_state); 179b4315306SDan Handley } 180b4315306SDan Handley 181b4315306SDan Handley /******************************************************************************* 18238dce70fSSoby Mathew * Handler called when a power domain has just been powered on after 18338dce70fSSoby Mathew * having been suspended earlier. The target_state encodes the low power state 18438dce70fSSoby Mathew * that each level has woken up from. 185b4315306SDan Handley * TODO: At the moment we reuse the on finisher and reinitialize the secure 186b4315306SDan Handley * context. Need to implement a separate suspend finisher. 187b4315306SDan Handley ******************************************************************************/ 188785fb92bSSoby Mathew void css_pwr_domain_suspend_finish( 18938dce70fSSoby Mathew const psci_power_state_t *target_state) 190b4315306SDan Handley { 191f14d1886SSoby Mathew /* Return as nothing is to be done on waking up from retention. */ 192f14d1886SSoby Mathew if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET) 19338dce70fSSoby Mathew return; 19438dce70fSSoby Mathew 195f14d1886SSoby Mathew /* Perform system domain restore if woken up from system suspend */ 1969b4c611cSNariman Poushin if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF) 197e35a3fb5SSoby Mathew /* 198e35a3fb5SSoby Mathew * At this point, the Distributor must be powered on to be ready 199e35a3fb5SSoby Mathew * to have its state restored. The Redistributor will be powered 200e35a3fb5SSoby Mathew * on as part of gicv3_rdistif_init_restore. 201e35a3fb5SSoby Mathew */ 202f14d1886SSoby Mathew arm_system_pwr_domain_resume(); 203f14d1886SSoby Mathew 204f14d1886SSoby Mathew css_pwr_domain_on_finisher_common(target_state); 205b4315306SDan Handley } 206b4315306SDan Handley 207b4315306SDan Handley /******************************************************************************* 208b4315306SDan Handley * Handlers to shutdown/reboot the system 209b4315306SDan Handley ******************************************************************************/ 210da305ec7SBoyan Karatotev void css_system_off(void) 211b4315306SDan Handley { 212b12a2b49SSoby Mathew css_scp_sys_shutdown(); 213b4315306SDan Handley } 214b4315306SDan Handley 215da305ec7SBoyan Karatotev void css_system_reset(void) 216b4315306SDan Handley { 217b12a2b49SSoby Mathew css_scp_sys_reboot(); 218b4315306SDan Handley } 219b4315306SDan Handley 220b4315306SDan Handley /******************************************************************************* 22138dce70fSSoby Mathew * Handler called when the CPU power domain is about to enter standby. 222b4315306SDan Handley ******************************************************************************/ 22338dce70fSSoby Mathew void css_cpu_standby(plat_local_state_t cpu_state) 224b4315306SDan Handley { 225b4315306SDan Handley unsigned int scr; 226b4315306SDan Handley 22738dce70fSSoby Mathew assert(cpu_state == ARM_LOCAL_STATE_RET); 22838dce70fSSoby Mathew 229b4315306SDan Handley scr = read_scr_el3(); 23068b105aeSDavid Wang /* 23168b105aeSDavid Wang * Enable the Non secure interrupt to wake the CPU. 23268b105aeSDavid Wang * In GICv3 affinity routing mode, the non secure group1 interrupts use 23368b105aeSDavid Wang * the PhysicalFIQ at EL3 whereas in GICv2, it uses the PhysicalIRQ. 23468b105aeSDavid Wang * Enabling both the bits works for both GICv2 mode and GICv3 affinity 23568b105aeSDavid Wang * routing mode. 23668b105aeSDavid Wang */ 23768b105aeSDavid Wang write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); 238b4315306SDan Handley isb(); 239b4315306SDan Handley dsb(); 240b4315306SDan Handley wfi(); 241b4315306SDan Handley 242b4315306SDan Handley /* 243b4315306SDan Handley * Restore SCR to the original value, synchronisation of scr_el3 is 244b4315306SDan Handley * done by eret while el3_exit to save some execution cycles. 245b4315306SDan Handley */ 246b4315306SDan Handley write_scr_el3(scr); 247b4315306SDan Handley } 248b4315306SDan Handley 249b4315306SDan Handley /******************************************************************************* 250c1bb8a05SSoby Mathew * Handler called to return the 'req_state' for system suspend. 251c1bb8a05SSoby Mathew ******************************************************************************/ 252c1bb8a05SSoby Mathew void css_get_sys_suspend_power_state(psci_power_state_t *req_state) 253c1bb8a05SSoby Mathew { 254c1bb8a05SSoby Mathew unsigned int i; 255c1bb8a05SSoby Mathew 256c1bb8a05SSoby Mathew /* 257c1bb8a05SSoby Mathew * System Suspend is supported only if the system power domain node 258c1bb8a05SSoby Mathew * is implemented. 259c1bb8a05SSoby Mathew */ 260abd2aba9SSoby Mathew assert(PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL); 261c1bb8a05SSoby Mathew 262c1bb8a05SSoby Mathew for (i = ARM_PWR_LVL0; i <= PLAT_MAX_PWR_LVL; i++) 263c1bb8a05SSoby Mathew req_state->pwr_domain_state[i] = ARM_LOCAL_STATE_OFF; 264c1bb8a05SSoby Mathew } 265c1bb8a05SSoby Mathew 266c1bb8a05SSoby Mathew /******************************************************************************* 2673cc17aaeSJeenu Viswambharan * Handler to query CPU/cluster power states from SCP 2683cc17aaeSJeenu Viswambharan ******************************************************************************/ 2693cc17aaeSJeenu Viswambharan int css_node_hw_state(u_register_t mpidr, unsigned int power_level) 2703cc17aaeSJeenu Viswambharan { 271b12a2b49SSoby Mathew return css_scp_get_power_state(mpidr, power_level); 2723cc17aaeSJeenu Viswambharan } 2733cc17aaeSJeenu Viswambharan 274abd2aba9SSoby Mathew /* 275abd2aba9SSoby Mathew * The system power domain suspend is only supported only via 276abd2aba9SSoby Mathew * PSCI SYSTEM_SUSPEND API. PSCI CPU_SUSPEND request to system power domain 277abd2aba9SSoby Mathew * will be downgraded to the lower level. 278abd2aba9SSoby Mathew */ 279abd2aba9SSoby Mathew static int css_validate_power_state(unsigned int power_state, 280abd2aba9SSoby Mathew psci_power_state_t *req_state) 281abd2aba9SSoby Mathew { 282abd2aba9SSoby Mathew int rc; 283abd2aba9SSoby Mathew rc = arm_validate_power_state(power_state, req_state); 284abd2aba9SSoby Mathew 285abd2aba9SSoby Mathew /* 2868e26307dSNariman Poushin * Ensure that we don't overrun the pwr_domain_state array in the case 2878e26307dSNariman Poushin * where the platform supported max power level is less than the system 2888e26307dSNariman Poushin * power level 2898e26307dSNariman Poushin */ 2908e26307dSNariman Poushin 2918e26307dSNariman Poushin #if (PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL) 2928e26307dSNariman Poushin 2938e26307dSNariman Poushin /* 294abd2aba9SSoby Mathew * Ensure that the system power domain level is never suspended 295abd2aba9SSoby Mathew * via PSCI CPU SUSPEND API. Currently system suspend is only 296abd2aba9SSoby Mathew * supported via PSCI SYSTEM SUSPEND API. 297abd2aba9SSoby Mathew */ 2988e26307dSNariman Poushin 2998e26307dSNariman Poushin req_state->pwr_domain_state[CSS_SYSTEM_PWR_DMN_LVL] = 3008e26307dSNariman Poushin ARM_LOCAL_STATE_RUN; 3018e26307dSNariman Poushin #endif 3028e26307dSNariman Poushin 303abd2aba9SSoby Mathew return rc; 304abd2aba9SSoby Mathew } 305abd2aba9SSoby Mathew 306abd2aba9SSoby Mathew /* 307abd2aba9SSoby Mathew * Custom `translate_power_state_by_mpidr` handler for CSS. Unlike in the 308abd2aba9SSoby Mathew * `css_validate_power_state`, we do not downgrade the system power 309abd2aba9SSoby Mathew * domain level request in `power_state` as it will be used to query the 310abd2aba9SSoby Mathew * PSCI_STAT_COUNT/RESIDENCY at the system power domain level. 311abd2aba9SSoby Mathew */ 312abd2aba9SSoby Mathew static int css_translate_power_state_by_mpidr(u_register_t mpidr, 313abd2aba9SSoby Mathew unsigned int power_state, 314abd2aba9SSoby Mathew psci_power_state_t *output_state) 315abd2aba9SSoby Mathew { 316abd2aba9SSoby Mathew return arm_validate_power_state(power_state, output_state); 317abd2aba9SSoby Mathew } 318abd2aba9SSoby Mathew 319158ed580SPranav Madhu /* 320158ed580SPranav Madhu * Setup the SGI interrupt that will be used trigger the execution of power 321158ed580SPranav Madhu * down sequence for all the secondary cores. This interrupt is setup to be 322158ed580SPranav Madhu * handled in EL3 context at a priority defined by the platform. 323158ed580SPranav Madhu */ 324158ed580SPranav Madhu void css_setup_cpu_pwr_down_intr(void) 325158ed580SPranav Madhu { 326158ed580SPranav Madhu #if CSS_SYSTEM_GRACEFUL_RESET 327158ed580SPranav Madhu plat_ic_set_interrupt_type(CSS_CPU_PWR_DOWN_REQ_INTR, INTR_TYPE_EL3); 328158ed580SPranav Madhu plat_ic_set_interrupt_priority(CSS_CPU_PWR_DOWN_REQ_INTR, 329158ed580SPranav Madhu PLAT_REBOOT_PRI); 330158ed580SPranav Madhu plat_ic_enable_interrupt(CSS_CPU_PWR_DOWN_REQ_INTR); 331158ed580SPranav Madhu #endif 332158ed580SPranav Madhu } 333158ed580SPranav Madhu 334f1fe1440SPranav Madhu /* 335f1fe1440SPranav Madhu * For a graceful shutdown/reboot, each CPU in the system should do their power 336f1fe1440SPranav Madhu * down sequence. On a PSCI shutdown/reboot request, only one CPU gets an 337f1fe1440SPranav Madhu * opportunity to do the powerdown sequence. To achieve graceful reset, of all 338f1fe1440SPranav Madhu * cores in the system, the CPU gets the opportunity raise warm reboot SGI to 339f1fe1440SPranav Madhu * rest of the CPUs which are online. Add handler for the reboot SGI where the 340f1fe1440SPranav Madhu * rest of the CPU execute the powerdown sequence. 341f1fe1440SPranav Madhu */ 342f1fe1440SPranav Madhu int css_reboot_interrupt_handler(uint32_t intr_raw, uint32_t flags, 343f1fe1440SPranav Madhu void *handle, void *cookie) 344f1fe1440SPranav Madhu { 345c5c54e20SBoyan Karatotev unsigned int core_pos = plat_my_core_pos(); 346c5c54e20SBoyan Karatotev 347f1fe1440SPranav Madhu assert(intr_raw == CSS_CPU_PWR_DOWN_REQ_INTR); 348f1fe1440SPranav Madhu 349f1fe1440SPranav Madhu /* Deactivate warm reboot SGI */ 350f1fe1440SPranav Madhu plat_ic_end_of_interrupt(CSS_CPU_PWR_DOWN_REQ_INTR); 351f1fe1440SPranav Madhu 352f1fe1440SPranav Madhu /* 353f1fe1440SPranav Madhu * Disable GIC CPU interface to prevent pending interrupt from waking 354f1fe1440SPranav Madhu * up the AP from WFI. 355f1fe1440SPranav Madhu */ 356c5c54e20SBoyan Karatotev gic_cpuif_disable(core_pos); 357c5c54e20SBoyan Karatotev gic_pcpu_off(core_pos); 358f1fe1440SPranav Madhu 3592b5e00d4SBoyan Karatotev psci_pwrdown_cpu_start(PLAT_MAX_PWR_LVL); 360f1fe1440SPranav Madhu 361da305ec7SBoyan Karatotev psci_pwrdown_cpu_end_terminal(); 362f1fe1440SPranav Madhu return 0; 363f1fe1440SPranav Madhu } 364f1fe1440SPranav Madhu 3653cc17aaeSJeenu Viswambharan /******************************************************************************* 366785fb92bSSoby Mathew * Export the platform handlers via plat_arm_psci_pm_ops. The ARM Standard 367785fb92bSSoby Mathew * platform will take care of registering the handlers with PSCI. 368b4315306SDan Handley ******************************************************************************/ 3695486a965SSoby Mathew plat_psci_ops_t plat_arm_psci_pm_ops = { 37038dce70fSSoby Mathew .pwr_domain_on = css_pwr_domain_on, 37138dce70fSSoby Mathew .pwr_domain_on_finish = css_pwr_domain_on_finish, 3726806cd23SMadhukar Pappireddy .pwr_domain_on_finish_late = css_pwr_domain_on_finish_late, 37338dce70fSSoby Mathew .pwr_domain_off = css_pwr_domain_off, 37438dce70fSSoby Mathew .cpu_standby = css_cpu_standby, 37538dce70fSSoby Mathew .pwr_domain_suspend = css_pwr_domain_suspend, 37638dce70fSSoby Mathew .pwr_domain_suspend_finish = css_pwr_domain_suspend_finish, 377b4315306SDan Handley .system_off = css_system_off, 378b4315306SDan Handley .system_reset = css_system_reset, 379abd2aba9SSoby Mathew .validate_power_state = css_validate_power_state, 38071e7a4e5SJeenu Viswambharan .validate_ns_entrypoint = arm_validate_psci_entrypoint, 381abd2aba9SSoby Mathew .translate_power_state_by_mpidr = css_translate_power_state_by_mpidr, 382abd2aba9SSoby Mathew .get_node_hw_state = css_node_hw_state, 383f145403cSRoberto Vargas .get_sys_suspend_power_state = css_get_sys_suspend_power_state, 384638b034cSRoberto Vargas 385638b034cSRoberto Vargas #if defined(PLAT_ARM_MEM_PROT_ADDR) 386f145403cSRoberto Vargas .mem_protect_chk = arm_psci_mem_protect_chk, 387f145403cSRoberto Vargas .read_mem_protect = arm_psci_read_mem_protect, 388f145403cSRoberto Vargas .write_mem_protect = arm_nor_psci_write_mem_protect, 389f145403cSRoberto Vargas #endif 390b48ae263SRoberto Vargas #if CSS_USE_SCMI_SDS_DRIVER 391b48ae263SRoberto Vargas .system_reset2 = css_system_reset2, 392b48ae263SRoberto Vargas #endif 393b4315306SDan Handley }; 394