1 /* 2 * Copyright (c) 2014-2023, Arm Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #ifndef PLATFORM_DEF_H 8 #define PLATFORM_DEF_H 9 10 #include <drivers/arm/tzc400.h> 11 #include <lib/utils_def.h> 12 #include <plat/arm/board/common/v2m_def.h> 13 #include <plat/arm/common/arm_def.h> 14 #include <plat/arm/common/arm_spm_def.h> 15 #include <plat/common/common_def.h> 16 17 #include "../fvp_def.h" 18 19 #if TRUSTED_BOARD_BOOT 20 #include MBEDTLS_CONFIG_FILE 21 #endif 22 23 /* Required platform porting definitions */ 24 #define PLATFORM_CORE_COUNT (U(FVP_CLUSTER_COUNT) * \ 25 U(FVP_MAX_CPUS_PER_CLUSTER) * \ 26 U(FVP_MAX_PE_PER_CPU)) 27 28 #define PLAT_NUM_PWR_DOMAINS (U(FVP_CLUSTER_COUNT) + \ 29 PLATFORM_CORE_COUNT + U(1)) 30 31 #define PLAT_MAX_PWR_LVL ARM_PWR_LVL2 32 33 #if PSCI_OS_INIT_MODE 34 #define PLAT_MAX_CPU_SUSPEND_PWR_LVL ARM_PWR_LVL1 35 #endif 36 37 /* 38 * Other platform porting definitions are provided by included headers 39 */ 40 41 /* 42 * Required ARM standard platform porting definitions 43 */ 44 #define PLAT_ARM_CLUSTER_COUNT U(FVP_CLUSTER_COUNT) 45 46 #define PLAT_ARM_TRUSTED_SRAM_SIZE (FVP_TRUSTED_SRAM_SIZE * UL(1024)) 47 48 #define PLAT_ARM_TRUSTED_ROM_BASE UL(0x00000000) 49 #define PLAT_ARM_TRUSTED_ROM_SIZE UL(0x04000000) /* 64 MB */ 50 51 #define PLAT_ARM_TRUSTED_DRAM_BASE UL(0x06000000) 52 #define PLAT_ARM_TRUSTED_DRAM_SIZE UL(0x02000000) /* 32 MB */ 53 54 #if ENABLE_RME 55 #define PLAT_ARM_RMM_BASE (RMM_BASE) 56 #define PLAT_ARM_RMM_SIZE (RMM_LIMIT - RMM_BASE) 57 #endif 58 59 /* 60 * Max size of SPMC is 2MB for fvp. With SPMD enabled this value corresponds to 61 * max size of BL32 image. 62 */ 63 #if defined(SPD_spmd) 64 #define PLAT_ARM_SPMC_BASE PLAT_ARM_TRUSTED_DRAM_BASE 65 #define PLAT_ARM_SPMC_SIZE UL(0x200000) /* 2 MB */ 66 #endif 67 68 /* virtual address used by dynamic mem_protect for chunk_base */ 69 #define PLAT_ARM_MEM_PROTEC_VA_FRAME UL(0xc0000000) 70 71 /* No SCP in FVP */ 72 #define PLAT_ARM_SCP_TZC_DRAM1_SIZE UL(0x0) 73 74 #define PLAT_ARM_DRAM2_BASE ULL(0x880000000) /* 36-bit range */ 75 #define PLAT_ARM_DRAM2_SIZE ULL(0x780000000) /* 30 GB */ 76 77 #define FVP_DRAM3_BASE ULL(0x8800000000) /* 40-bit range */ 78 #define FVP_DRAM3_SIZE ULL(0x7800000000) /* 480 GB */ 79 #define FVP_DRAM3_END (FVP_DRAM3_BASE + FVP_DRAM3_SIZE - 1U) 80 81 #define FVP_DRAM4_BASE ULL(0x88000000000) /* 44-bit range */ 82 #define FVP_DRAM4_SIZE ULL(0x78000000000) /* 7.5 TB */ 83 #define FVP_DRAM4_END (FVP_DRAM4_BASE + FVP_DRAM4_SIZE - 1U) 84 85 #define FVP_DRAM5_BASE ULL(0x880000000000) /* 48-bit range */ 86 #define FVP_DRAM5_SIZE ULL(0x780000000000) /* 120 TB */ 87 #define FVP_DRAM5_END (FVP_DRAM5_BASE + FVP_DRAM5_SIZE - 1U) 88 89 #define FVP_DRAM6_BASE ULL(0x8800000000000) /* 52-bit range */ 90 #define FVP_DRAM6_SIZE ULL(0x7800000000000) /* 1920 TB */ 91 #define FVP_DRAM6_END (FVP_DRAM6_BASE + FVP_DRAM6_SIZE - 1U) 92 93 /* Range of kernel DTB load address */ 94 #define FVP_DTB_DRAM_MAP_START ULL(0x82000000) 95 #define FVP_DTB_DRAM_MAP_SIZE ULL(0x02000000) /* 32 MB */ 96 97 #define ARM_DTB_DRAM_NS MAP_REGION_FLAT( \ 98 FVP_DTB_DRAM_MAP_START, \ 99 FVP_DTB_DRAM_MAP_SIZE, \ 100 MT_MEMORY | MT_RO | MT_NS) 101 102 #if SPMC_AT_EL3 103 /* 104 * Number of Secure Partitions supported. 105 * SPMC at EL3, uses this count to configure the maximum number of supported 106 * secure partitions. 107 */ 108 #define SECURE_PARTITION_COUNT 1 109 110 /* 111 * Number of Normal World Partitions supported. 112 * SPMC at EL3, uses this count to configure the maximum number of supported 113 * NWd partitions. 114 */ 115 #define NS_PARTITION_COUNT 1 116 117 /* 118 * Number of Logical Partitions supported. 119 * SPMC at EL3, uses this count to configure the maximum number of supported 120 * logical partitions. 121 */ 122 #define MAX_EL3_LP_DESCS_COUNT 1 123 124 #endif /* SPMC_AT_EL3 */ 125 126 /* 127 * Load address of BL33 for this platform port 128 */ 129 #define PLAT_ARM_NS_IMAGE_BASE (ARM_DRAM1_BASE + UL(0x8000000)) 130 131 /* 132 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the 133 * plat_arm_mmap array defined for each BL stage. 134 */ 135 #if defined(IMAGE_BL31) 136 # if SPM_MM 137 # define PLAT_ARM_MMAP_ENTRIES 10 138 # define MAX_XLAT_TABLES 9 139 # define PLAT_SP_IMAGE_MMAP_REGIONS 30 140 # define PLAT_SP_IMAGE_MAX_XLAT_TABLES 10 141 # elif SPMC_AT_EL3 142 # define PLAT_ARM_MMAP_ENTRIES 13 143 # define MAX_XLAT_TABLES 11 144 # else 145 # define PLAT_ARM_MMAP_ENTRIES 9 146 # if USE_DEBUGFS 147 # if ENABLE_RME 148 # define MAX_XLAT_TABLES 9 149 # else 150 # define MAX_XLAT_TABLES 8 151 # endif 152 # else 153 # if ENABLE_RME 154 # define MAX_XLAT_TABLES 8 155 # elif DRTM_SUPPORT 156 # define MAX_XLAT_TABLES 8 157 # else 158 # define MAX_XLAT_TABLES 7 159 # endif 160 # endif 161 # endif 162 #elif defined(IMAGE_BL32) 163 # if SPMC_AT_EL3 164 # define PLAT_ARM_MMAP_ENTRIES 270 165 # define MAX_XLAT_TABLES 10 166 # else 167 # define PLAT_ARM_MMAP_ENTRIES 9 168 # define MAX_XLAT_TABLES 6 169 # endif 170 #elif !USE_ROMLIB 171 # define PLAT_ARM_MMAP_ENTRIES 11 172 # define MAX_XLAT_TABLES 5 173 #else 174 # define PLAT_ARM_MMAP_ENTRIES 12 175 # if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) && \ 176 defined(IMAGE_BL2) && MEASURED_BOOT 177 # define MAX_XLAT_TABLES 7 178 # else 179 # define MAX_XLAT_TABLES 6 180 # endif /* (SPD_tspd || SPD_opteed || SPD_spmd) && IMAGE_BL2 && MEASURED_BOOT */ 181 #endif 182 183 /* 184 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size 185 * plus a little space for growth. 186 */ 187 #if TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_RSA_AND_ECDSA 188 #define PLAT_ARM_MAX_BL1_RW_SIZE UL(0xC000) 189 #else 190 #define PLAT_ARM_MAX_BL1_RW_SIZE UL(0xB000) 191 #endif 192 193 /* 194 * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page 195 */ 196 197 #if USE_ROMLIB 198 #define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0x1000) 199 #define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0xe000) 200 #define FVP_BL2_ROMLIB_OPTIMIZATION UL(0x5000) 201 #else 202 #define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0) 203 #define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0) 204 #define FVP_BL2_ROMLIB_OPTIMIZATION UL(0) 205 #endif 206 207 /* 208 * Set the maximum size of BL2 to be close to half of the Trusted SRAM. 209 * Maximum size of BL2 increases as Trusted SRAM size increases. 210 */ 211 #if CRYPTO_SUPPORT 212 #if (TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_RSA_AND_ECDSA) || COT_DESC_IN_DTB 213 # define PLAT_ARM_MAX_BL2_SIZE ((PLAT_ARM_TRUSTED_SRAM_SIZE / 2) - \ 214 (2 * PAGE_SIZE) - \ 215 FVP_BL2_ROMLIB_OPTIMIZATION) 216 #else 217 # define PLAT_ARM_MAX_BL2_SIZE ((PLAT_ARM_TRUSTED_SRAM_SIZE / 2) - \ 218 (3 * PAGE_SIZE) - \ 219 FVP_BL2_ROMLIB_OPTIMIZATION) 220 #endif 221 #elif ARM_BL31_IN_DRAM 222 /* When ARM_BL31_IN_DRAM is set, BL2 can use almost all of Trusted SRAM. */ 223 # define PLAT_ARM_MAX_BL2_SIZE (UL(0x1F000) - FVP_BL2_ROMLIB_OPTIMIZATION) 224 #else 225 # define PLAT_ARM_MAX_BL2_SIZE (UL(0x13000) - FVP_BL2_ROMLIB_OPTIMIZATION) 226 #endif 227 228 #if RESET_TO_BL31 229 /* Size of Trusted SRAM - the first 4KB of shared memory - GPT L0 Tables */ 230 #define PLAT_ARM_MAX_BL31_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \ 231 ARM_SHARED_RAM_SIZE - \ 232 ARM_L0_GPT_SIZE) 233 #else 234 /* 235 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is 236 * calculated using the current BL31 PROGBITS debug size plus the sizes of 237 * BL2 and BL1-RW. 238 * Size of the BL31 PROGBITS increases as the SRAM size increases. 239 */ 240 #define PLAT_ARM_MAX_BL31_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \ 241 ARM_SHARED_RAM_SIZE - \ 242 ARM_FW_CONFIGS_SIZE - ARM_L0_GPT_SIZE) 243 #endif /* RESET_TO_BL31 */ 244 245 #ifndef __aarch64__ 246 #if RESET_TO_SP_MIN 247 /* Size of Trusted SRAM - the first 4KB of shared memory */ 248 #define PLAT_ARM_MAX_BL32_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \ 249 ARM_SHARED_RAM_SIZE) 250 #else 251 /* 252 * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is 253 * calculated using the current SP_MIN PROGBITS debug size plus the sizes of 254 * BL2 and BL1-RW 255 */ 256 # define PLAT_ARM_MAX_BL32_SIZE UL(0x3B000) 257 #endif /* RESET_TO_SP_MIN */ 258 #endif 259 260 /* 261 * Size of cacheable stacks 262 */ 263 #if defined(IMAGE_BL1) 264 # if CRYPTO_SUPPORT 265 # define PLATFORM_STACK_SIZE UL(0x1000) 266 # else 267 # define PLATFORM_STACK_SIZE UL(0x500) 268 # endif /* CRYPTO_SUPPORT */ 269 #elif defined(IMAGE_BL2) 270 # if CRYPTO_SUPPORT 271 # define PLATFORM_STACK_SIZE UL(0x1000) 272 # else 273 # define PLATFORM_STACK_SIZE UL(0x600) 274 # endif /* CRYPTO_SUPPORT */ 275 #elif defined(IMAGE_BL2U) 276 # define PLATFORM_STACK_SIZE UL(0x400) 277 #elif defined(IMAGE_BL31) 278 # if DRTM_SUPPORT 279 # define PLATFORM_STACK_SIZE UL(0x1000) 280 # else 281 # define PLATFORM_STACK_SIZE UL(0x800) 282 # endif /* DRTM_SUPPORT */ 283 #elif defined(IMAGE_BL32) 284 # if SPMC_AT_EL3 285 # define PLATFORM_STACK_SIZE UL(0x1000) 286 # else 287 # define PLATFORM_STACK_SIZE UL(0x440) 288 # endif /* SPMC_AT_EL3 */ 289 #elif defined(IMAGE_RMM) 290 # define PLATFORM_STACK_SIZE UL(0x440) 291 #endif 292 293 #define MAX_IO_DEVICES 3 294 #define MAX_IO_HANDLES 4 295 296 /* Reserve the last block of flash for PSCI MEM PROTECT flag */ 297 #define PLAT_ARM_FLASH_IMAGE_BASE V2M_FLASH0_BASE 298 #define PLAT_ARM_FLASH_IMAGE_MAX_SIZE (V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE) 299 300 #if ARM_GPT_SUPPORT 301 /* 302 * Offset of the FIP in the GPT image. BL1 component uses this option 303 * as it does not load the partition table to get the FIP base 304 * address. At sector 34 by default (i.e. after reserved sectors 0-33) 305 * Offset = 34 * 512(sector size) = 17408 i.e. 0x4400 306 */ 307 #define PLAT_ARM_FIP_OFFSET_IN_GPT 0x4400 308 #endif /* ARM_GPT_SUPPORT */ 309 310 #define PLAT_ARM_NVM_BASE V2M_FLASH0_BASE 311 #define PLAT_ARM_NVM_SIZE (V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE) 312 313 /* 314 * PL011 related constants 315 */ 316 #define PLAT_ARM_BOOT_UART_BASE V2M_IOFPGA_UART0_BASE 317 #define PLAT_ARM_BOOT_UART_CLK_IN_HZ V2M_IOFPGA_UART0_CLK_IN_HZ 318 319 #define PLAT_ARM_RUN_UART_BASE V2M_IOFPGA_UART1_BASE 320 #define PLAT_ARM_RUN_UART_CLK_IN_HZ V2M_IOFPGA_UART1_CLK_IN_HZ 321 322 #define PLAT_ARM_CRASH_UART_BASE PLAT_ARM_RUN_UART_BASE 323 #define PLAT_ARM_CRASH_UART_CLK_IN_HZ PLAT_ARM_RUN_UART_CLK_IN_HZ 324 325 #define PLAT_ARM_TSP_UART_BASE V2M_IOFPGA_UART2_BASE 326 #define PLAT_ARM_TSP_UART_CLK_IN_HZ V2M_IOFPGA_UART2_CLK_IN_HZ 327 328 #define PLAT_ARM_TRP_UART_BASE V2M_IOFPGA_UART3_BASE 329 #define PLAT_ARM_TRP_UART_CLK_IN_HZ V2M_IOFPGA_UART3_CLK_IN_HZ 330 331 #define PLAT_FVP_SMMUV3_BASE UL(0x2b400000) 332 #define PLAT_ARM_SMMUV3_ROOT_REG_OFFSET UL(0x20000) 333 334 /* CCI related constants */ 335 #define PLAT_FVP_CCI400_BASE UL(0x2c090000) 336 #define PLAT_FVP_CCI400_CLUS0_SL_PORT 3 337 #define PLAT_FVP_CCI400_CLUS1_SL_PORT 4 338 339 /* CCI-500/CCI-550 on Base platform */ 340 #define PLAT_FVP_CCI5XX_BASE UL(0x2a000000) 341 #define PLAT_FVP_CCI5XX_CLUS0_SL_PORT 5 342 #define PLAT_FVP_CCI5XX_CLUS1_SL_PORT 6 343 344 /* CCN related constants. Only CCN 502 is currently supported */ 345 #define PLAT_ARM_CCN_BASE UL(0x2e000000) 346 #define PLAT_ARM_CLUSTER_TO_CCN_ID_MAP 1, 5, 7, 11 347 348 /* System timer related constants */ 349 #define PLAT_ARM_NSTIMER_FRAME_ID U(1) 350 351 /* Mailbox base address */ 352 #define PLAT_ARM_TRUSTED_MAILBOX_BASE ARM_TRUSTED_SRAM_BASE 353 354 355 /* TrustZone controller related constants 356 * 357 * Currently only filters 0 and 2 are connected on Base FVP. 358 * Filter 0 : CPU clusters (no access to DRAM by default) 359 * Filter 1 : not connected 360 * Filter 2 : LCDs (access to VRAM allowed by default) 361 * Filter 3 : not connected 362 * Programming unconnected filters will have no effect at the 363 * moment. These filter could, however, be connected in future. 364 * So care should be taken not to configure the unused filters. 365 * 366 * Allow only non-secure access to all DRAM to supported devices. 367 * Give access to the CPUs and Virtio. Some devices 368 * would normally use the default ID so allow that too. 369 */ 370 #define PLAT_ARM_TZC_BASE UL(0x2a4a0000) 371 #define PLAT_ARM_TZC_FILTERS TZC_400_REGION_ATTR_FILTER_BIT(0) 372 373 #define PLAT_ARM_TZC_NS_DEV_ACCESS ( \ 374 TZC_REGION_ACCESS_RDWR(FVP_NSAID_DEFAULT) | \ 375 TZC_REGION_ACCESS_RDWR(FVP_NSAID_PCI) | \ 376 TZC_REGION_ACCESS_RDWR(FVP_NSAID_AP) | \ 377 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO) | \ 378 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO_OLD)) 379 380 /* 381 * GIC related constants to cater for both GICv2 and GICv3 instances of an 382 * FVP. They could be overridden at runtime in case the FVP implements the 383 * legacy VE memory map. 384 */ 385 #define PLAT_ARM_GICD_BASE BASE_GICD_BASE 386 #define PLAT_ARM_GICR_BASE BASE_GICR_BASE 387 #define PLAT_ARM_GICC_BASE BASE_GICC_BASE 388 389 /* 390 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3 391 * terminology. On a GICv2 system or mode, the lists will be merged and treated 392 * as Group 0 interrupts. 393 */ 394 #define PLAT_ARM_G1S_IRQ_PROPS(grp) \ 395 ARM_G1S_IRQ_PROPS(grp), \ 396 INTR_PROP_DESC(FVP_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 397 GIC_INTR_CFG_LEVEL), \ 398 INTR_PROP_DESC(FVP_IRQ_SEC_SYS_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 399 GIC_INTR_CFG_LEVEL) 400 401 #define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp) 402 403 #if SDEI_IN_FCONF 404 #define PLAT_SDEI_DP_EVENT_MAX_CNT ARM_SDEI_DP_EVENT_MAX_CNT 405 #define PLAT_SDEI_DS_EVENT_MAX_CNT ARM_SDEI_DS_EVENT_MAX_CNT 406 #else 407 #if PLATFORM_TEST_RAS_FFH 408 #define PLAT_ARM_PRIVATE_SDEI_EVENTS \ 409 ARM_SDEI_PRIVATE_EVENTS, \ 410 SDEI_EXPLICIT_EVENT(5000, SDEI_MAPF_NORMAL), \ 411 SDEI_EXPLICIT_EVENT(5001, SDEI_MAPF_NORMAL), \ 412 SDEI_EXPLICIT_EVENT(5002, SDEI_MAPF_NORMAL), \ 413 SDEI_EXPLICIT_EVENT(5003, SDEI_MAPF_CRITICAL), \ 414 SDEI_EXPLICIT_EVENT(5004, SDEI_MAPF_CRITICAL) 415 #else 416 #define PLAT_ARM_PRIVATE_SDEI_EVENTS ARM_SDEI_PRIVATE_EVENTS 417 #endif 418 #define PLAT_ARM_SHARED_SDEI_EVENTS ARM_SDEI_SHARED_EVENTS 419 #endif 420 421 #define PLAT_ARM_SP_IMAGE_STACK_BASE (PLAT_SP_IMAGE_NS_BUF_BASE + \ 422 PLAT_SP_IMAGE_NS_BUF_SIZE) 423 424 #define PLAT_SP_PRI 0x20 425 426 /* 427 * Physical and virtual address space limits for MMU in AARCH64 & AARCH32 modes 428 */ 429 #ifdef __aarch64__ 430 #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 36) 431 #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 36) 432 #else 433 #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) 434 #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) 435 #endif 436 437 /* 438 * Maximum size of Event Log buffer used in Measured Boot Event Log driver 439 */ 440 #define PLAT_ARM_EVENT_LOG_MAX_SIZE UL(0x400) 441 442 /* 443 * Maximum size of Event Log buffer used for DRTM 444 */ 445 #define PLAT_DRTM_EVENT_LOG_MAX_SIZE UL(0x300) 446 447 /* 448 * Number of MMAP entries used by DRTM implementation 449 */ 450 #define PLAT_DRTM_MMAP_ENTRIES PLAT_ARM_MMAP_ENTRIES 451 452 #endif /* PLATFORM_DEF_H */ 453