1 /* 2 * Copyright (c) 2013-2022, ARM Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #include <assert.h> 8 #include <common/debug.h> 9 #include <drivers/arm/smmu_v3.h> 10 #include <fconf_hw_config_getter.h> 11 #include <lib/fconf/fconf.h> 12 #include <lib/fconf/fconf_dyn_cfg_getter.h> 13 #include <lib/mmio.h> 14 #include <plat/arm/common/arm_config.h> 15 #include <plat/arm/common/plat_arm.h> 16 #include <plat/common/platform.h> 17 18 #include "fvp_private.h" 19 20 void __init bl31_early_platform_setup2(u_register_t arg0, 21 u_register_t arg1, u_register_t arg2, u_register_t arg3) 22 { 23 /* Initialize the console to provide early debug support */ 24 arm_console_boot_init(); 25 26 #if !RESET_TO_BL31 && !BL2_AT_EL3 27 const struct dyn_cfg_dtb_info_t *soc_fw_config_info; 28 29 INFO("BL31 FCONF: FW_CONFIG address = %lx\n", (uintptr_t)arg1); 30 /* Fill the properties struct with the info from the config dtb */ 31 fconf_populate("FW_CONFIG", arg1); 32 33 soc_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, SOC_FW_CONFIG_ID); 34 if (soc_fw_config_info != NULL) { 35 arg1 = soc_fw_config_info->config_addr; 36 } 37 #endif /* !RESET_TO_BL31 && !BL2_AT_EL3 */ 38 39 arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3); 40 41 /* Initialize the platform config for future decision making */ 42 fvp_config_setup(); 43 44 /* 45 * Initialize the correct interconnect for this cluster during cold 46 * boot. No need for locks as no other CPU is active. 47 */ 48 fvp_interconnect_init(); 49 50 /* 51 * Enable coherency in interconnect for the primary CPU's cluster. 52 * Earlier bootloader stages might already do this (e.g. Trusted 53 * Firmware's BL1 does it) but we can't assume so. There is no harm in 54 * executing this code twice anyway. 55 * FVP PSCI code will enable coherency for other clusters. 56 */ 57 fvp_interconnect_enable(); 58 59 /* Initialize System level generic or SP804 timer */ 60 fvp_timer_init(); 61 62 /* On FVP RevC, initialize SMMUv3 */ 63 if ((arm_config.flags & ARM_CONFIG_FVP_HAS_SMMUV3) != 0U) 64 smmuv3_init(PLAT_FVP_SMMUV3_BASE); 65 } 66 67 void __init bl31_plat_arch_setup(void) 68 { 69 arm_bl31_plat_arch_setup(); 70 71 /* 72 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run. 73 * So there is no BL2 to load the HW_CONFIG dtb into memory before 74 * control is passed to BL31. 75 */ 76 #if !RESET_TO_BL31 && !BL2_AT_EL3 77 /* HW_CONFIG was also loaded by BL2 */ 78 const struct dyn_cfg_dtb_info_t *hw_config_info; 79 80 hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID); 81 assert(hw_config_info != NULL); 82 83 fconf_populate("HW_CONFIG", hw_config_info->config_addr); 84 #endif 85 } 86 87 unsigned int plat_get_syscnt_freq2(void) 88 { 89 unsigned int counter_base_frequency; 90 91 #if !RESET_TO_BL31 && !BL2_AT_EL3 92 /* Get the frequency through FCONF API for HW_CONFIG */ 93 counter_base_frequency = FCONF_GET_PROPERTY(hw_config, cpu_timer, clock_freq); 94 if (counter_base_frequency > 0U) { 95 return counter_base_frequency; 96 } 97 #endif 98 99 /* Read the frequency from Frequency modes table */ 100 counter_base_frequency = mmio_read_32(ARM_SYS_CNTCTL_BASE + CNTFID_OFF); 101 102 /* The first entry of the frequency modes table must not be 0 */ 103 if (counter_base_frequency == 0U) { 104 panic(); 105 } 106 107 return counter_base_frequency; 108 } 109