xref: /rk3399_ARM-atf/plat/amd/versal2/include/def.h (revision c97857dba2588ce44dd1d9907797f9f4e952fea7)
1*c97857dbSAmit Nagal /*
2*c97857dbSAmit Nagal  * Copyright (c) 2022, Arm Limited and Contributors. All rights reserved.
3*c97857dbSAmit Nagal  * Copyright (c) 2021-2022, Xilinx, Inc. All rights reserved.
4*c97857dbSAmit Nagal  * Copyright (c) 2022-2024, Advanced Micro Devices, Inc. All rights reserved.
5*c97857dbSAmit Nagal  *
6*c97857dbSAmit Nagal  * SPDX-License-Identifier: BSD-3-Clause
7*c97857dbSAmit Nagal  */
8*c97857dbSAmit Nagal 
9*c97857dbSAmit Nagal #ifndef DEF_H
10*c97857dbSAmit Nagal #define DEF_H
11*c97857dbSAmit Nagal 
12*c97857dbSAmit Nagal #include <plat/arm/common/smccc_def.h>
13*c97857dbSAmit Nagal #include <plat/common/common_def.h>
14*c97857dbSAmit Nagal 
15*c97857dbSAmit Nagal #define MAX_INTR_EL3			2
16*c97857dbSAmit Nagal 
17*c97857dbSAmit Nagal /* List all consoles */
18*c97857dbSAmit Nagal #define CONSOLE_ID_pl011	U(1)
19*c97857dbSAmit Nagal #define CONSOLE_ID_pl011_0	U(1)
20*c97857dbSAmit Nagal #define CONSOLE_ID_pl011_1	U(2)
21*c97857dbSAmit Nagal #define CONSOLE_ID_dcc	U(3)
22*c97857dbSAmit Nagal 
23*c97857dbSAmit Nagal #define CONSOLE_IS(con)	(CONSOLE_ID_ ## con == CONSOLE)
24*c97857dbSAmit Nagal 
25*c97857dbSAmit Nagal /* List all platforms */
26*c97857dbSAmit Nagal #define SILICON		U(0)
27*c97857dbSAmit Nagal #define SPP			U(1)
28*c97857dbSAmit Nagal #define EMU			U(2)
29*c97857dbSAmit Nagal #define QEMU			U(3)
30*c97857dbSAmit Nagal #define SPP_MMD			U(5)
31*c97857dbSAmit Nagal #define EMU_MMD			U(6)
32*c97857dbSAmit Nagal #define QEMU_COSIM		U(7)
33*c97857dbSAmit Nagal 
34*c97857dbSAmit Nagal /* For platform detection */
35*c97857dbSAmit Nagal #define PMC_TAP				U(0xF11A0000)
36*c97857dbSAmit Nagal #define PMC_TAP_VERSION			(PMC_TAP + 0x4U)
37*c97857dbSAmit Nagal # define PLATFORM_MASK			GENMASK(27U, 24U)
38*c97857dbSAmit Nagal # define PLATFORM_VERSION_MASK		GENMASK(31U, 28U)
39*c97857dbSAmit Nagal 
40*c97857dbSAmit Nagal /* Global timer reset */
41*c97857dbSAmit Nagal #define PSX_CRF			U(0xEC200000)
42*c97857dbSAmit Nagal #define ACPU0_CLK_CTRL		U(0x10C)
43*c97857dbSAmit Nagal #define ACPU_CLK_CTRL_CLKACT	BIT(25)
44*c97857dbSAmit Nagal 
45*c97857dbSAmit Nagal #define RST_APU0_OFFSET		U(0x300)
46*c97857dbSAmit Nagal #define RST_APU_COLD_RESET	BIT(0)
47*c97857dbSAmit Nagal #define RST_APU_WARN_RESET	BIT(4)
48*c97857dbSAmit Nagal #define RST_APU_CLUSTER_COLD_RESET	BIT(8)
49*c97857dbSAmit Nagal #define RST_APU_CLUSTER_WARM_RESET	BIT(9)
50*c97857dbSAmit Nagal 
51*c97857dbSAmit Nagal #define PSX_CRF_RST_TIMESTAMP_OFFSET	U(0x33C)
52*c97857dbSAmit Nagal 
53*c97857dbSAmit Nagal #define APU_PCLI			(0xECB10000ULL)
54*c97857dbSAmit Nagal #define APU_PCLI_CPU_STEP		(0x30ULL)
55*c97857dbSAmit Nagal #define APU_PCLI_CLUSTER_CPU_STEP	(4ULL * APU_PCLI_CPU_STEP)
56*c97857dbSAmit Nagal #define APU_PCLI_CLUSTER_OFFSET		U(0x8000)
57*c97857dbSAmit Nagal #define APU_PCLI_CLUSTER_STEP		U(0x1000)
58*c97857dbSAmit Nagal #define PCLI_PREQ_OFFSET		U(0x4)
59*c97857dbSAmit Nagal #define PREQ_CHANGE_REQUEST		BIT(0)
60*c97857dbSAmit Nagal #define PCLI_PSTATE_OFFSET		U(0x8)
61*c97857dbSAmit Nagal #define PCLI_PSTATE_VAL_SET		U(0x48)
62*c97857dbSAmit Nagal #define PCLI_PSTATE_VAL_CLEAR		U(0x38)
63*c97857dbSAmit Nagal 
64*c97857dbSAmit Nagal /* Firmware Image Package */
65*c97857dbSAmit Nagal #define PRIMARY_CPU		U(0)
66*c97857dbSAmit Nagal 
67*c97857dbSAmit Nagal #define CORE_0_ISR_WAKE_OFFSET			(0x00000020ULL)
68*c97857dbSAmit Nagal #define APU_PCIL_CORE_X_ISR_WAKE_REG(cpu_id)	(APU_PCLI + (CORE_0_ISR_WAKE_OFFSET + \
69*c97857dbSAmit Nagal 						 (APU_PCLI_CPU_STEP * (cpu_id))))
70*c97857dbSAmit Nagal #define APU_PCIL_CORE_X_ISR_WAKE_MASK		(0x00000001U)
71*c97857dbSAmit Nagal #define CORE_0_IEN_WAKE_OFFSET			(0x00000028ULL)
72*c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IEN_WAKE_REG(cpu_id)	(APU_PCLI + (CORE_0_IEN_WAKE_OFFSET + \
73*c97857dbSAmit Nagal 						 (APU_PCLI_CPU_STEP * (cpu_id))))
74*c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IEN_WAKE_MASK		(0x00000001U)
75*c97857dbSAmit Nagal #define CORE_0_IDS_WAKE_OFFSET			(0x0000002CULL)
76*c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IDS_WAKE_REG(cpu_id)	(APU_PCLI + (CORE_0_IDS_WAKE_OFFSET + \
77*c97857dbSAmit Nagal 						 (APU_PCLI_CPU_STEP * (cpu_id))))
78*c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IDS_WAKE_MASK		(0x00000001U)
79*c97857dbSAmit Nagal #define CORE_0_ISR_POWER_OFFSET			(0x00000010ULL)
80*c97857dbSAmit Nagal #define APU_PCIL_CORE_X_ISR_POWER_REG(cpu_id)	(APU_PCLI + (CORE_0_ISR_POWER_OFFSET + \
81*c97857dbSAmit Nagal 						 (APU_PCLI_CPU_STEP * (cpu_id))))
82*c97857dbSAmit Nagal #define APU_PCIL_CORE_X_ISR_POWER_MASK		U(0x00000001)
83*c97857dbSAmit Nagal #define CORE_0_IEN_POWER_OFFSET			(0x00000018ULL)
84*c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IEN_POWER_REG(cpu_id)	(APU_PCLI + (CORE_0_IEN_POWER_OFFSET + \
85*c97857dbSAmit Nagal 						 (APU_PCLI_CPU_STEP * (cpu_id))))
86*c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IEN_POWER_MASK		(0x00000001U)
87*c97857dbSAmit Nagal #define CORE_0_IDS_POWER_OFFSET			(0x0000001CULL)
88*c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IDS_POWER_REG(cpu_id)	(APU_PCLI + (CORE_0_IDS_POWER_OFFSET + \
89*c97857dbSAmit Nagal 						 (APU_PCLI_CPU_STEP * (cpu_id))))
90*c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IDS_POWER_MASK		(0x00000001U)
91*c97857dbSAmit Nagal #define CORE_PWRDN_EN_BIT_MASK			(0x1U)
92*c97857dbSAmit Nagal 
93*c97857dbSAmit Nagal /*******************************************************************************
94*c97857dbSAmit Nagal  * memory map related constants
95*c97857dbSAmit Nagal  ******************************************************************************/
96*c97857dbSAmit Nagal /* IPP 1.2/SPP 0.9 mapping */
97*c97857dbSAmit Nagal #define DEVICE0_BASE		U(0xE8000000) /* psx, crl, iou */
98*c97857dbSAmit Nagal #define DEVICE0_SIZE		U(0x08000000)
99*c97857dbSAmit Nagal #define DEVICE1_BASE		U(0xE2000000) /* gic */
100*c97857dbSAmit Nagal #define DEVICE1_SIZE		U(0x00800000)
101*c97857dbSAmit Nagal #define DEVICE2_BASE		U(0xF1000000) /* uart, pmc_tap */
102*c97857dbSAmit Nagal #define DEVICE2_SIZE		U(0x01000000)
103*c97857dbSAmit Nagal #define CRF_BASE		U(0xFD1A0000)
104*c97857dbSAmit Nagal #define CRF_SIZE		U(0x00600000)
105*c97857dbSAmit Nagal #define IPI_BASE		U(0xEB300000)
106*c97857dbSAmit Nagal #define IPI_SIZE		U(0x00100000)
107*c97857dbSAmit Nagal 
108*c97857dbSAmit Nagal /* CRL */
109*c97857dbSAmit Nagal #define CRL					U(0xEB5E0000)
110*c97857dbSAmit Nagal #define CRL_TIMESTAMP_REF_CTRL_OFFSET	U(0x14C)
111*c97857dbSAmit Nagal #define CRL_RST_TIMESTAMP_OFFSET		U(0x348)
112*c97857dbSAmit Nagal 
113*c97857dbSAmit Nagal #define CRL_APB_TIMESTAMP_REF_CTRL_CLKACT_BIT	(1U << 25U)
114*c97857dbSAmit Nagal 
115*c97857dbSAmit Nagal /* IOU SCNTRS */
116*c97857dbSAmit Nagal #define IOU_SCNTRS					U(0xEC920000)
117*c97857dbSAmit Nagal #define IOU_SCNTRS_COUNTER_CONTROL_REG_OFFSET	U(0)
118*c97857dbSAmit Nagal #define IOU_SCNTRS_BASE_FREQ_OFFSET			U(0x20)
119*c97857dbSAmit Nagal 
120*c97857dbSAmit Nagal #define IOU_SCNTRS_CONTROL_EN	U(1)
121*c97857dbSAmit Nagal 
122*c97857dbSAmit Nagal #define APU_CLUSTER0		U(0xECC00000)
123*c97857dbSAmit Nagal #define APU_RVBAR_L_0		U(0x40)
124*c97857dbSAmit Nagal #define APU_RVBAR_H_0		U(0x44)
125*c97857dbSAmit Nagal #define APU_CLUSTER_STEP	U(0x100000)
126*c97857dbSAmit Nagal 
127*c97857dbSAmit Nagal #define SLCR_OSPI_QSPI_IOU_AXI_MUX_SEL	U(0xF1060504)
128*c97857dbSAmit Nagal 
129*c97857dbSAmit Nagal /*******************************************************************************
130*c97857dbSAmit Nagal  * IRQ constants
131*c97857dbSAmit Nagal  ******************************************************************************/
132*c97857dbSAmit Nagal #define IRQ_SEC_PHY_TIMER	U(29)
133*c97857dbSAmit Nagal 
134*c97857dbSAmit Nagal /*******************************************************************************
135*c97857dbSAmit Nagal  * UART related constants
136*c97857dbSAmit Nagal  ******************************************************************************/
137*c97857dbSAmit Nagal #define UART0_BASE		U(0xF1920000)
138*c97857dbSAmit Nagal #define UART1_BASE		U(0xF1930000)
139*c97857dbSAmit Nagal 
140*c97857dbSAmit Nagal #define UART_BAUDRATE	115200
141*c97857dbSAmit Nagal 
142*c97857dbSAmit Nagal #if CONSOLE_IS(pl011_1)
143*c97857dbSAmit Nagal #define UART_BASE		UART1_BASE
144*c97857dbSAmit Nagal #else
145*c97857dbSAmit Nagal /* Default console is UART0 */
146*c97857dbSAmit Nagal #define UART_BASE            UART0_BASE
147*c97857dbSAmit Nagal #endif
148*c97857dbSAmit Nagal 
149*c97857dbSAmit Nagal #endif /* DEF_H */
150