xref: /rk3399_ARM-atf/plat/amd/versal2/include/def.h (revision cfecbc091b30247728f7faf654984d9471c96425)
1c97857dbSAmit Nagal /*
2c97857dbSAmit Nagal  * Copyright (c) 2022, Arm Limited and Contributors. All rights reserved.
3c97857dbSAmit Nagal  * Copyright (c) 2021-2022, Xilinx, Inc. All rights reserved.
4c97857dbSAmit Nagal  * Copyright (c) 2022-2024, Advanced Micro Devices, Inc. All rights reserved.
5c97857dbSAmit Nagal  *
6c97857dbSAmit Nagal  * SPDX-License-Identifier: BSD-3-Clause
7c97857dbSAmit Nagal  */
8c97857dbSAmit Nagal 
9c97857dbSAmit Nagal #ifndef DEF_H
10c97857dbSAmit Nagal #define DEF_H
11c97857dbSAmit Nagal 
12c97857dbSAmit Nagal #include <plat/arm/common/smccc_def.h>
13c97857dbSAmit Nagal #include <plat/common/common_def.h>
14c97857dbSAmit Nagal 
15fbc415d2SMaheedhar Bollapalli #define MAX_INTR_EL3			2U
16c97857dbSAmit Nagal 
17c97857dbSAmit Nagal /* List all consoles */
182333ab4cSMaheedhar Bollapalli #define CONSOLE_ID_none		0
192333ab4cSMaheedhar Bollapalli #define CONSOLE_ID_pl011	1
202333ab4cSMaheedhar Bollapalli #define CONSOLE_ID_pl011_0       1
212333ab4cSMaheedhar Bollapalli #define CONSOLE_ID_pl011_1       2
222333ab4cSMaheedhar Bollapalli #define CONSOLE_ID_dcc           3
232333ab4cSMaheedhar Bollapalli #define CONSOLE_ID_dtb           4
24c97857dbSAmit Nagal 
252333ab4cSMaheedhar Bollapalli #define CONSOLE_IS(con) (CONSOLE_ID_ ## con == CONSOLE)
2611964742SMaheedhar Bollapalli 
2711964742SMaheedhar Bollapalli /* Runtime console */
2811964742SMaheedhar Bollapalli #define RT_CONSOLE_ID_pl011   1
2911964742SMaheedhar Bollapalli #define RT_CONSOLE_ID_pl011_0   1
3011964742SMaheedhar Bollapalli #define RT_CONSOLE_ID_pl011_1   2
3111964742SMaheedhar Bollapalli #define RT_CONSOLE_ID_dcc       3
3211964742SMaheedhar Bollapalli #define RT_CONSOLE_ID_dtb       4
3311964742SMaheedhar Bollapalli 
3411964742SMaheedhar Bollapalli #define RT_CONSOLE_IS(con)      (RT_CONSOLE_ID_ ## con == CONSOLE_RUNTIME)
35c97857dbSAmit Nagal 
36c97857dbSAmit Nagal /* List all platforms */
37c97857dbSAmit Nagal #define SILICON		U(0)
38c97857dbSAmit Nagal #define SPP			U(1)
39c97857dbSAmit Nagal #define EMU			U(2)
40c97857dbSAmit Nagal #define QEMU			U(3)
41c97857dbSAmit Nagal #define SPP_MMD			U(5)
42c97857dbSAmit Nagal #define EMU_MMD			U(6)
43c97857dbSAmit Nagal #define QEMU_COSIM		U(7)
44c97857dbSAmit Nagal 
45c97857dbSAmit Nagal /* For platform detection */
46c97857dbSAmit Nagal #define PMC_TAP				U(0xF11A0000)
47c97857dbSAmit Nagal #define PMC_TAP_VERSION			(PMC_TAP + 0x4U)
484003ac02SSaivardhan Thatikonda # define PMC_VERSION			GENMASK(7U, 0U)
494003ac02SSaivardhan Thatikonda # define PS_VERSION			GENMASK(15U, 8U)
504003ac02SSaivardhan Thatikonda # define RTL_VERSION			GENMASK(23U, 16U)
51c97857dbSAmit Nagal # define PLATFORM_MASK			GENMASK(27U, 24U)
52c97857dbSAmit Nagal # define PLATFORM_VERSION_MASK		GENMASK(31U, 28U)
53c97857dbSAmit Nagal 
54c97857dbSAmit Nagal /* Global timer reset */
55c97857dbSAmit Nagal #define PSX_CRF			U(0xEC200000)
56c97857dbSAmit Nagal #define ACPU0_CLK_CTRL		U(0x10C)
57c97857dbSAmit Nagal #define ACPU_CLK_CTRL_CLKACT	BIT(25)
58c97857dbSAmit Nagal 
59c97857dbSAmit Nagal #define RST_APU0_OFFSET		U(0x300)
60c97857dbSAmit Nagal #define RST_APU_COLD_RESET	BIT(0)
61c97857dbSAmit Nagal #define RST_APU_WARN_RESET	BIT(4)
62c97857dbSAmit Nagal #define RST_APU_CLUSTER_COLD_RESET	BIT(8)
63c97857dbSAmit Nagal #define RST_APU_CLUSTER_WARM_RESET	BIT(9)
64c97857dbSAmit Nagal 
65c97857dbSAmit Nagal #define PSX_CRF_RST_TIMESTAMP_OFFSET	U(0x33C)
66c97857dbSAmit Nagal 
67c97857dbSAmit Nagal #define APU_PCLI			(0xECB10000ULL)
68c97857dbSAmit Nagal #define APU_PCLI_CPU_STEP		(0x30ULL)
69c97857dbSAmit Nagal #define APU_PCLI_CLUSTER_CPU_STEP	(4ULL * APU_PCLI_CPU_STEP)
70c97857dbSAmit Nagal #define APU_PCLI_CLUSTER_OFFSET		U(0x8000)
71c97857dbSAmit Nagal #define APU_PCLI_CLUSTER_STEP		U(0x1000)
72c97857dbSAmit Nagal #define PCLI_PREQ_OFFSET		U(0x4)
73c97857dbSAmit Nagal #define PREQ_CHANGE_REQUEST		BIT(0)
74c97857dbSAmit Nagal #define PCLI_PSTATE_OFFSET		U(0x8)
75c97857dbSAmit Nagal #define PCLI_PSTATE_VAL_SET		U(0x48)
76c97857dbSAmit Nagal #define PCLI_PSTATE_VAL_CLEAR		U(0x38)
77c97857dbSAmit Nagal 
78c97857dbSAmit Nagal /* Firmware Image Package */
79c97857dbSAmit Nagal #define PRIMARY_CPU		U(0)
80c97857dbSAmit Nagal 
81c97857dbSAmit Nagal #define CORE_0_ISR_WAKE_OFFSET			(0x00000020ULL)
82c97857dbSAmit Nagal #define APU_PCIL_CORE_X_ISR_WAKE_REG(cpu_id)	(APU_PCLI + (CORE_0_ISR_WAKE_OFFSET + \
83c97857dbSAmit Nagal 						 (APU_PCLI_CPU_STEP * (cpu_id))))
84c97857dbSAmit Nagal #define APU_PCIL_CORE_X_ISR_WAKE_MASK		(0x00000001U)
85c97857dbSAmit Nagal #define CORE_0_IEN_WAKE_OFFSET			(0x00000028ULL)
86c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IEN_WAKE_REG(cpu_id)	(APU_PCLI + (CORE_0_IEN_WAKE_OFFSET + \
87c97857dbSAmit Nagal 						 (APU_PCLI_CPU_STEP * (cpu_id))))
88c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IEN_WAKE_MASK		(0x00000001U)
89c97857dbSAmit Nagal #define CORE_0_IDS_WAKE_OFFSET			(0x0000002CULL)
90c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IDS_WAKE_REG(cpu_id)	(APU_PCLI + (CORE_0_IDS_WAKE_OFFSET + \
91c97857dbSAmit Nagal 						 (APU_PCLI_CPU_STEP * (cpu_id))))
92c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IDS_WAKE_MASK		(0x00000001U)
93c97857dbSAmit Nagal #define CORE_0_ISR_POWER_OFFSET			(0x00000010ULL)
94c97857dbSAmit Nagal #define APU_PCIL_CORE_X_ISR_POWER_REG(cpu_id)	(APU_PCLI + (CORE_0_ISR_POWER_OFFSET + \
95c97857dbSAmit Nagal 						 (APU_PCLI_CPU_STEP * (cpu_id))))
96c97857dbSAmit Nagal #define APU_PCIL_CORE_X_ISR_POWER_MASK		U(0x00000001)
97c97857dbSAmit Nagal #define CORE_0_IEN_POWER_OFFSET			(0x00000018ULL)
98c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IEN_POWER_REG(cpu_id)	(APU_PCLI + (CORE_0_IEN_POWER_OFFSET + \
99c97857dbSAmit Nagal 						 (APU_PCLI_CPU_STEP * (cpu_id))))
100c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IEN_POWER_MASK		(0x00000001U)
101c97857dbSAmit Nagal #define CORE_0_IDS_POWER_OFFSET			(0x0000001CULL)
102c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IDS_POWER_REG(cpu_id)	(APU_PCLI + (CORE_0_IDS_POWER_OFFSET + \
103c97857dbSAmit Nagal 						 (APU_PCLI_CPU_STEP * (cpu_id))))
104c97857dbSAmit Nagal #define APU_PCIL_CORE_X_IDS_POWER_MASK		(0x00000001U)
105c97857dbSAmit Nagal #define CORE_PWRDN_EN_BIT_MASK			(0x1U)
106c97857dbSAmit Nagal 
107c97857dbSAmit Nagal /*******************************************************************************
108c97857dbSAmit Nagal  * memory map related constants
109c97857dbSAmit Nagal  ******************************************************************************/
110c97857dbSAmit Nagal /* IPP 1.2/SPP 0.9 mapping */
111c97857dbSAmit Nagal #define DEVICE0_BASE		U(0xE8000000) /* psx, crl, iou */
112c97857dbSAmit Nagal #define DEVICE0_SIZE		U(0x08000000)
113c97857dbSAmit Nagal #define DEVICE1_BASE		U(0xE2000000) /* gic */
114c97857dbSAmit Nagal #define DEVICE1_SIZE		U(0x00800000)
115c97857dbSAmit Nagal #define DEVICE2_BASE		U(0xF1000000) /* uart, pmc_tap */
116c97857dbSAmit Nagal #define DEVICE2_SIZE		U(0x01000000)
117c97857dbSAmit Nagal #define CRF_BASE		U(0xFD1A0000)
118c97857dbSAmit Nagal #define CRF_SIZE		U(0x00600000)
119c97857dbSAmit Nagal #define IPI_BASE		U(0xEB300000)
120c97857dbSAmit Nagal #define IPI_SIZE		U(0x00100000)
121c97857dbSAmit Nagal 
122c97857dbSAmit Nagal /* CRL */
123c97857dbSAmit Nagal #define CRL					U(0xEB5E0000)
124c97857dbSAmit Nagal #define CRL_TIMESTAMP_REF_CTRL_OFFSET	U(0x14C)
125c97857dbSAmit Nagal #define CRL_RST_TIMESTAMP_OFFSET		U(0x348)
126c97857dbSAmit Nagal 
127c97857dbSAmit Nagal #define CRL_APB_TIMESTAMP_REF_CTRL_CLKACT_BIT	(1U << 25U)
128c97857dbSAmit Nagal 
12918a77ba7SJay Buddhabhatti #define FPD_SYSTMR_CTRL_BASE				U(0xEC920000)
13018a77ba7SJay Buddhabhatti 
13118a77ba7SJay Buddhabhatti /*
13218a77ba7SJay Buddhabhatti  * Note: There is no IOU_SCNTRS in Versal Gen 2, the equivalent
13318a77ba7SJay Buddhabhatti  * functionality is provided through FPD_SYSTMR_CTRL. For compatibility
13418a77ba7SJay Buddhabhatti  * with existing code, maintain the same macro names.
13518a77ba7SJay Buddhabhatti  */
13618a77ba7SJay Buddhabhatti #define IOU_SCNTRS_BASE					FPD_SYSTMR_CTRL_BASE
137c97857dbSAmit Nagal #define IOU_SCNTRS_COUNTER_CONTROL_REG_OFFSET	U(0)
138c97857dbSAmit Nagal #define IOU_SCNTRS_BASE_FREQ_OFFSET			U(0x20)
139c97857dbSAmit Nagal 
140c97857dbSAmit Nagal #define IOU_SCNTRS_CONTROL_EN	U(1)
141c97857dbSAmit Nagal 
142c97857dbSAmit Nagal #define APU_CLUSTER0		U(0xECC00000)
143c97857dbSAmit Nagal #define APU_RVBAR_L_0		U(0x40)
144c97857dbSAmit Nagal #define APU_RVBAR_H_0		U(0x44)
145c97857dbSAmit Nagal #define APU_CLUSTER_STEP	U(0x100000)
146c97857dbSAmit Nagal 
147c97857dbSAmit Nagal #define SLCR_OSPI_QSPI_IOU_AXI_MUX_SEL	U(0xF1060504)
148b9c20e5dSAmit Nagal #define PMXC_IOU_SLCR_SRAM_CSR	U(0xF106104C)
149b9c20e5dSAmit Nagal #define PMXC_IOU_SLCR_PHY_RESET	U(0xF1061050)
150b9c20e5dSAmit Nagal #define PMXC_IOU_SLCR_TX_RX_CONFIG_RDY	U(0xF1061054)
151b9c20e5dSAmit Nagal #define PMXC_CRP_RST_UFS	U(0xF1260340)
152c97857dbSAmit Nagal 
153c97857dbSAmit Nagal /*******************************************************************************
154c97857dbSAmit Nagal  * IRQ constants
155c97857dbSAmit Nagal  ******************************************************************************/
156c97857dbSAmit Nagal #define IRQ_SEC_PHY_TIMER	U(29)
157c97857dbSAmit Nagal 
158c97857dbSAmit Nagal /*******************************************************************************
159c97857dbSAmit Nagal  * UART related constants
160c97857dbSAmit Nagal  ******************************************************************************/
161c97857dbSAmit Nagal #define UART0_BASE		U(0xF1920000)
162c97857dbSAmit Nagal #define UART1_BASE		U(0xF1930000)
163c97857dbSAmit Nagal 
164c97857dbSAmit Nagal #define UART_BAUDRATE	115200
165c97857dbSAmit Nagal 
16611964742SMaheedhar Bollapalli #if CONSOLE_IS(pl011) || CONSOLE_IS(dtb)
167c97857dbSAmit Nagal #define UART_BASE	    UART0_BASE
16811964742SMaheedhar Bollapalli # define UART_TYPE	CONSOLE_PL011
16911964742SMaheedhar Bollapalli #elif CONSOLE_IS(pl011_1)
17011964742SMaheedhar Bollapalli #define UART_BASE           UART1_BASE
17111964742SMaheedhar Bollapalli # define UART_TYPE	CONSOLE_PL011
17211964742SMaheedhar Bollapalli #elif CONSOLE_IS(dcc)
17311964742SMaheedhar Bollapalli # define UART_BASE	0x0
17411964742SMaheedhar Bollapalli # define UART_TYPE	CONSOLE_DCC
1756d413983SMichal Simek #elif CONSOLE_IS(none)
1766d413983SMichal Simek # define UART_TYPE	CONSOLE_NONE
17711964742SMaheedhar Bollapalli #else
178*bf517685SMichal Simek # error "invalid CONSOLE"
17911964742SMaheedhar Bollapalli #endif
18011964742SMaheedhar Bollapalli 
18111964742SMaheedhar Bollapalli /* Runtime console */
18211964742SMaheedhar Bollapalli #if defined(CONSOLE_RUNTIME)
18311964742SMaheedhar Bollapalli #if RT_CONSOLE_IS(pl011) || RT_CONSOLE_IS(dtb)
18411964742SMaheedhar Bollapalli # define RT_UART_BASE UART0_BASE
18511964742SMaheedhar Bollapalli # define RT_UART_TYPE	CONSOLE_PL011
18611964742SMaheedhar Bollapalli #elif RT_CONSOLE_IS(pl011_1)
18711964742SMaheedhar Bollapalli # define RT_UART_BASE UART1_BASE
18811964742SMaheedhar Bollapalli # define RT_UART_TYPE	CONSOLE_PL011
18911964742SMaheedhar Bollapalli #elif RT_CONSOLE_IS(dcc)
19011964742SMaheedhar Bollapalli # define RT_UART_BASE	0x0
19111964742SMaheedhar Bollapalli # define RT_UART_TYPE	CONSOLE_DCC
19211964742SMaheedhar Bollapalli #else
19311964742SMaheedhar Bollapalli # error "invalid CONSOLE_RUNTIME"
19411964742SMaheedhar Bollapalli #endif
195c97857dbSAmit Nagal #endif
196c97857dbSAmit Nagal 
197c97857dbSAmit Nagal #endif /* DEF_H */
198