xref: /rk3399_ARM-atf/plat/allwinner/common/sunxi_scpi_pm.c (revision b67e984664a8644d6cfd1812cabaa02cf24f09c9)
1 /*
2  * Copyright (c) 2017-2021, ARM Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #include <assert.h>
8 
9 #include <platform_def.h>
10 
11 #include <arch_helpers.h>
12 #include <common/debug.h>
13 #include <drivers/arm/css/css_scpi.h>
14 #include <drivers/arm/gicv2.h>
15 #include <lib/mmio.h>
16 #include <lib/psci/psci.h>
17 
18 #include <sunxi_mmap.h>
19 #include <sunxi_private.h>
20 
21 /*
22  * The addresses for the SCP exception vectors are defined in the or1k
23  * architecture specification.
24  */
25 #define OR1K_VEC_FIRST			0x01
26 #define OR1K_VEC_LAST			0x0e
27 #define OR1K_VEC_ADDR(n)		(0x100 * (n))
28 
29 /*
30  * This magic value is the little-endian representation of the or1k
31  * instruction "l.mfspr r2, r0, 0x12", which is guaranteed to be the
32  * first instruction in the SCP firmware.
33  */
34 #define SCP_FIRMWARE_MAGIC		0xb4400012
35 
36 #define PLAT_LOCAL_PSTATE_WIDTH		U(4)
37 #define PLAT_LOCAL_PSTATE_MASK		((U(1) << PLAT_LOCAL_PSTATE_WIDTH) - 1)
38 
39 #define CPU_PWR_LVL			MPIDR_AFFLVL0
40 #define CLUSTER_PWR_LVL			MPIDR_AFFLVL1
41 #define SYSTEM_PWR_LVL			MPIDR_AFFLVL2
42 
43 #define CPU_PWR_STATE(state) \
44 	((state)->pwr_domain_state[CPU_PWR_LVL])
45 #define CLUSTER_PWR_STATE(state) \
46 	((state)->pwr_domain_state[CLUSTER_PWR_LVL])
47 #define SYSTEM_PWR_STATE(state) \
48 	((state)->pwr_domain_state[SYSTEM_PWR_LVL])
49 
50 static void sunxi_cpu_standby(plat_local_state_t cpu_state)
51 {
52 	u_register_t scr = read_scr_el3();
53 
54 	assert(is_local_state_retn(cpu_state));
55 
56 	write_scr_el3(scr | SCR_IRQ_BIT);
57 	wfi();
58 	write_scr_el3(scr);
59 }
60 
61 static int sunxi_pwr_domain_on(u_register_t mpidr)
62 {
63 	scpi_set_css_power_state(mpidr,
64 				 scpi_power_on,
65 				 scpi_power_on,
66 				 scpi_power_on);
67 
68 	return PSCI_E_SUCCESS;
69 }
70 
71 static void sunxi_pwr_domain_off(const psci_power_state_t *target_state)
72 {
73 	plat_local_state_t cpu_pwr_state     = CPU_PWR_STATE(target_state);
74 	plat_local_state_t cluster_pwr_state = CLUSTER_PWR_STATE(target_state);
75 	plat_local_state_t system_pwr_state  = SYSTEM_PWR_STATE(target_state);
76 
77 	if (is_local_state_off(cpu_pwr_state)) {
78 		gicv2_cpuif_disable();
79 	}
80 
81 	scpi_set_css_power_state(read_mpidr(),
82 				 cpu_pwr_state,
83 				 cluster_pwr_state,
84 				 system_pwr_state);
85 }
86 
87 static void sunxi_pwr_domain_on_finish(const psci_power_state_t *target_state)
88 {
89 	if (is_local_state_off(SYSTEM_PWR_STATE(target_state))) {
90 		gicv2_distif_init();
91 	}
92 	if (is_local_state_off(CPU_PWR_STATE(target_state))) {
93 		gicv2_pcpu_distif_init();
94 		gicv2_cpuif_enable();
95 	}
96 }
97 
98 static void sunxi_system_off(void)
99 {
100 	uint32_t ret;
101 
102 	gicv2_cpuif_disable();
103 
104 	/* Send the power down request to the SCP. */
105 	ret = scpi_sys_power_state(scpi_system_shutdown);
106 	if (ret != SCP_OK) {
107 		ERROR("PSCI: SCPI %s failed: %d\n", "shutdown", ret);
108 	}
109 }
110 
111 static void sunxi_system_reset(void)
112 {
113 	uint32_t ret;
114 
115 	gicv2_cpuif_disable();
116 
117 	/* Send the system reset request to the SCP. */
118 	ret = scpi_sys_power_state(scpi_system_reboot);
119 	if (ret != SCP_OK) {
120 		ERROR("PSCI: SCPI %s failed: %d\n", "reboot", ret);
121 	}
122 }
123 
124 static int sunxi_system_reset2(int is_vendor, int reset_type, u_register_t cookie)
125 {
126 	uint32_t ret;
127 
128 	if (is_vendor || (reset_type != PSCI_RESET2_SYSTEM_WARM_RESET))
129 		return PSCI_E_NOT_SUPPORTED;
130 
131 	gicv2_cpuif_disable();
132 
133 	/* Send the system reset request to the SCP. */
134 	ret = scpi_sys_power_state(scpi_system_reset);
135 	if (ret != SCP_OK) {
136 		ERROR("PSCI: SCPI %s failed: %d\n", "reset", ret);
137 		return PSCI_E_INVALID_PARAMS;
138 	}
139 
140 	/*
141 	 * Continue to core powerdown
142 	 */
143 	return PSCI_E_SUCCESS;
144 }
145 
146 static int sunxi_validate_power_state(unsigned int power_state,
147 				      psci_power_state_t *req_state)
148 {
149 	unsigned int power_level = psci_get_pstate_pwrlvl(power_state);
150 	unsigned int state_id = psci_get_pstate_id(power_state);
151 	unsigned int type = psci_get_pstate_type(power_state);
152 	unsigned int i;
153 
154 	assert(req_state != NULL);
155 
156 	if (power_level > PLAT_MAX_PWR_LVL) {
157 		return PSCI_E_INVALID_PARAMS;
158 	}
159 
160 	if (type == PSTATE_TYPE_STANDBY) {
161 		return PSCI_E_INVALID_PARAMS;
162 	}
163 
164 	/* Pass through the requested PSCI state as-is. */
165 	for (i = 0; i <= power_level; ++i) {
166 		unsigned int local_pstate = state_id & PLAT_LOCAL_PSTATE_MASK;
167 
168 		req_state->pwr_domain_state[i] = local_pstate;
169 		state_id >>= PLAT_LOCAL_PSTATE_WIDTH;
170 	}
171 
172 	/* Higher power domain levels should all remain running */
173 	for (; i <= PLAT_MAX_PWR_LVL; ++i) {
174 		req_state->pwr_domain_state[i] = PSCI_LOCAL_STATE_RUN;
175 	}
176 
177 	return PSCI_E_SUCCESS;
178 }
179 
180 static void sunxi_get_sys_suspend_power_state(psci_power_state_t *req_state)
181 {
182 	assert(req_state != NULL);
183 
184 	for (unsigned int i = 0; i <= PLAT_MAX_PWR_LVL; ++i) {
185 		req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
186 	}
187 }
188 
189 static const plat_psci_ops_t sunxi_scpi_psci_ops = {
190 	.cpu_standby			= sunxi_cpu_standby,
191 	.pwr_domain_on			= sunxi_pwr_domain_on,
192 	.pwr_domain_off			= sunxi_pwr_domain_off,
193 	.pwr_domain_suspend		= sunxi_pwr_domain_off,
194 	.pwr_domain_on_finish		= sunxi_pwr_domain_on_finish,
195 	.pwr_domain_suspend_finish	= sunxi_pwr_domain_on_finish,
196 	.system_off			= sunxi_system_off,
197 	.system_reset			= sunxi_system_reset,
198 	.system_reset2			= sunxi_system_reset2,
199 	.validate_power_state		= sunxi_validate_power_state,
200 	.validate_ns_entrypoint		= sunxi_validate_ns_entrypoint,
201 	.get_sys_suspend_power_state	= sunxi_get_sys_suspend_power_state,
202 };
203 
204 int sunxi_set_scpi_psci_ops(const plat_psci_ops_t **psci_ops)
205 {
206 	*psci_ops = &sunxi_scpi_psci_ops;
207 
208 	/* Check for a valid SCP firmware. */
209 	if (mmio_read_32(SUNXI_SCP_BASE) != SCP_FIRMWARE_MAGIC) {
210 		return -1;
211 	}
212 
213 	/* Program SCP exception vectors to the firmware entrypoint. */
214 	for (unsigned int i = OR1K_VEC_FIRST; i <= OR1K_VEC_LAST; ++i) {
215 		uint32_t vector = SUNXI_SRAM_A2_BASE + OR1K_VEC_ADDR(i);
216 		uint32_t offset = SUNXI_SCP_BASE - vector;
217 
218 		mmio_write_32(vector, offset >> 2);
219 	}
220 
221 	/* Take the SCP out of reset. */
222 	mmio_setbits_32(SUNXI_R_CPUCFG_BASE, BIT(0));
223 
224 	/* Wait for the SCP firmware to boot. */
225 	return scpi_wait_ready();
226 }
227