1 /* 2 * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved. 3 * 4 * Redistribution and use in source and binary forms, with or without 5 * modification, are permitted provided that the following conditions are met: 6 * 7 * Redistributions of source code must retain the above copyright notice, this 8 * list of conditions and the following disclaimer. 9 * 10 * Redistributions in binary form must reproduce the above copyright notice, 11 * this list of conditions and the following disclaimer in the documentation 12 * and/or other materials provided with the distribution. 13 * 14 * Neither the name of ARM nor the names of its contributors may be used 15 * to endorse or promote products derived from this software without specific 16 * prior written permission. 17 * 18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28 * POSSIBILITY OF SUCH DAMAGE. 29 */ 30 31 #include <arch.h> 32 #include <arch_helpers.h> 33 #include <assert.h> 34 #include <debug.h> 35 #include <platform.h> 36 #include <pmf.h> 37 #include <runtime_instr.h> 38 #include <smcc.h> 39 #include <string.h> 40 #include "psci_private.h" 41 42 /******************************************************************************* 43 * PSCI frontend api for servicing SMCs. Described in the PSCI spec. 44 ******************************************************************************/ 45 int psci_cpu_on(u_register_t target_cpu, 46 uintptr_t entrypoint, 47 u_register_t context_id) 48 49 { 50 int rc; 51 entry_point_info_t ep; 52 53 /* Determine if the cpu exists of not */ 54 rc = psci_validate_mpidr(target_cpu); 55 if (rc != PSCI_E_SUCCESS) 56 return PSCI_E_INVALID_PARAMS; 57 58 /* Validate the entry point and get the entry_point_info */ 59 rc = psci_validate_entry_point(&ep, entrypoint, context_id); 60 if (rc != PSCI_E_SUCCESS) 61 return rc; 62 63 /* 64 * To turn this cpu on, specify which power 65 * levels need to be turned on 66 */ 67 return psci_cpu_on_start(target_cpu, &ep); 68 } 69 70 unsigned int psci_version(void) 71 { 72 return PSCI_MAJOR_VER | PSCI_MINOR_VER; 73 } 74 75 int psci_cpu_suspend(unsigned int power_state, 76 uintptr_t entrypoint, 77 u_register_t context_id) 78 { 79 int rc; 80 unsigned int target_pwrlvl, is_power_down_state; 81 entry_point_info_t ep; 82 psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} }; 83 plat_local_state_t cpu_pd_state; 84 85 /* Validate the power_state parameter */ 86 rc = psci_validate_power_state(power_state, &state_info); 87 if (rc != PSCI_E_SUCCESS) { 88 assert(rc == PSCI_E_INVALID_PARAMS); 89 return rc; 90 } 91 92 /* 93 * Get the value of the state type bit from the power state parameter. 94 */ 95 is_power_down_state = psci_get_pstate_type(power_state); 96 97 /* Sanity check the requested suspend levels */ 98 assert(psci_validate_suspend_req(&state_info, is_power_down_state) 99 == PSCI_E_SUCCESS); 100 101 target_pwrlvl = psci_find_target_suspend_lvl(&state_info); 102 if (target_pwrlvl == PSCI_INVALID_PWR_LVL) { 103 ERROR("Invalid target power level for suspend operation\n"); 104 panic(); 105 } 106 107 /* Fast path for CPU standby.*/ 108 if (is_cpu_standby_req(is_power_down_state, target_pwrlvl)) { 109 if (!psci_plat_pm_ops->cpu_standby) 110 return PSCI_E_INVALID_PARAMS; 111 112 /* 113 * Set the state of the CPU power domain to the platform 114 * specific retention state and enter the standby state. 115 */ 116 cpu_pd_state = state_info.pwr_domain_state[PSCI_CPU_PWR_LVL]; 117 psci_set_cpu_local_state(cpu_pd_state); 118 119 #if ENABLE_PSCI_STAT 120 /* 121 * Capture time-stamp before CPU standby 122 * No cache maintenance is needed as caches 123 * are ON through out the CPU standby operation. 124 */ 125 PMF_CAPTURE_TIMESTAMP(psci_svc, PSCI_STAT_ID_ENTER_LOW_PWR, 126 PMF_NO_CACHE_MAINT); 127 #endif 128 129 #if ENABLE_RUNTIME_INSTRUMENTATION 130 PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 131 RT_INSTR_ENTER_HW_LOW_PWR, 132 PMF_NO_CACHE_MAINT); 133 #endif 134 135 psci_plat_pm_ops->cpu_standby(cpu_pd_state); 136 137 /* Upon exit from standby, set the state back to RUN. */ 138 psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN); 139 140 #if ENABLE_RUNTIME_INSTRUMENTATION 141 PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 142 RT_INSTR_EXIT_HW_LOW_PWR, 143 PMF_NO_CACHE_MAINT); 144 #endif 145 146 #if ENABLE_PSCI_STAT 147 /* Capture time-stamp after CPU standby */ 148 PMF_CAPTURE_TIMESTAMP(psci_svc, PSCI_STAT_ID_EXIT_LOW_PWR, 149 PMF_NO_CACHE_MAINT); 150 151 /* Update PSCI stats */ 152 psci_stats_update_pwr_up(PSCI_CPU_PWR_LVL, &state_info, 153 PMF_NO_CACHE_MAINT); 154 #endif 155 156 return PSCI_E_SUCCESS; 157 } 158 159 /* 160 * If a power down state has been requested, we need to verify entry 161 * point and program entry information. 162 */ 163 if (is_power_down_state) { 164 rc = psci_validate_entry_point(&ep, entrypoint, context_id); 165 if (rc != PSCI_E_SUCCESS) 166 return rc; 167 } 168 169 /* 170 * Do what is needed to enter the power down state. Upon success, 171 * enter the final wfi which will power down this CPU. This function 172 * might return if the power down was abandoned for any reason, e.g. 173 * arrival of an interrupt 174 */ 175 psci_cpu_suspend_start(&ep, 176 target_pwrlvl, 177 &state_info, 178 is_power_down_state); 179 180 return PSCI_E_SUCCESS; 181 } 182 183 184 int psci_system_suspend(uintptr_t entrypoint, u_register_t context_id) 185 { 186 int rc; 187 psci_power_state_t state_info; 188 entry_point_info_t ep; 189 190 /* Check if the current CPU is the last ON CPU in the system */ 191 if (!psci_is_last_on_cpu()) 192 return PSCI_E_DENIED; 193 194 /* Validate the entry point and get the entry_point_info */ 195 rc = psci_validate_entry_point(&ep, entrypoint, context_id); 196 if (rc != PSCI_E_SUCCESS) 197 return rc; 198 199 /* Query the psci_power_state for system suspend */ 200 psci_query_sys_suspend_pwrstate(&state_info); 201 202 /* Ensure that the psci_power_state makes sense */ 203 assert(psci_find_target_suspend_lvl(&state_info) == PLAT_MAX_PWR_LVL); 204 assert(psci_validate_suspend_req(&state_info, PSTATE_TYPE_POWERDOWN) 205 == PSCI_E_SUCCESS); 206 assert(is_local_state_off(state_info.pwr_domain_state[PLAT_MAX_PWR_LVL])); 207 208 /* 209 * Do what is needed to enter the system suspend state. This function 210 * might return if the power down was abandoned for any reason, e.g. 211 * arrival of an interrupt 212 */ 213 psci_cpu_suspend_start(&ep, 214 PLAT_MAX_PWR_LVL, 215 &state_info, 216 PSTATE_TYPE_POWERDOWN); 217 218 return PSCI_E_SUCCESS; 219 } 220 221 int psci_cpu_off(void) 222 { 223 int rc; 224 unsigned int target_pwrlvl = PLAT_MAX_PWR_LVL; 225 226 /* 227 * Do what is needed to power off this CPU and possible higher power 228 * levels if it able to do so. Upon success, enter the final wfi 229 * which will power down this CPU. 230 */ 231 rc = psci_do_cpu_off(target_pwrlvl); 232 233 /* 234 * The only error cpu_off can return is E_DENIED. So check if that's 235 * indeed the case. 236 */ 237 assert(rc == PSCI_E_DENIED); 238 239 return rc; 240 } 241 242 int psci_affinity_info(u_register_t target_affinity, 243 unsigned int lowest_affinity_level) 244 { 245 unsigned int target_idx; 246 247 /* We dont support level higher than PSCI_CPU_PWR_LVL */ 248 if (lowest_affinity_level > PSCI_CPU_PWR_LVL) 249 return PSCI_E_INVALID_PARAMS; 250 251 /* Calculate the cpu index of the target */ 252 target_idx = plat_core_pos_by_mpidr(target_affinity); 253 if (target_idx == -1) 254 return PSCI_E_INVALID_PARAMS; 255 256 return psci_get_aff_info_state_by_idx(target_idx); 257 } 258 259 int psci_migrate(u_register_t target_cpu) 260 { 261 int rc; 262 u_register_t resident_cpu_mpidr; 263 264 rc = psci_spd_migrate_info(&resident_cpu_mpidr); 265 if (rc != PSCI_TOS_UP_MIG_CAP) 266 return (rc == PSCI_TOS_NOT_UP_MIG_CAP) ? 267 PSCI_E_DENIED : PSCI_E_NOT_SUPPORTED; 268 269 /* 270 * Migrate should only be invoked on the CPU where 271 * the Secure OS is resident. 272 */ 273 if (resident_cpu_mpidr != read_mpidr_el1()) 274 return PSCI_E_NOT_PRESENT; 275 276 /* Check the validity of the specified target cpu */ 277 rc = psci_validate_mpidr(target_cpu); 278 if (rc != PSCI_E_SUCCESS) 279 return PSCI_E_INVALID_PARAMS; 280 281 assert(psci_spd_pm && psci_spd_pm->svc_migrate); 282 283 rc = psci_spd_pm->svc_migrate(read_mpidr_el1(), target_cpu); 284 assert(rc == PSCI_E_SUCCESS || rc == PSCI_E_INTERN_FAIL); 285 286 return rc; 287 } 288 289 int psci_migrate_info_type(void) 290 { 291 u_register_t resident_cpu_mpidr; 292 293 return psci_spd_migrate_info(&resident_cpu_mpidr); 294 } 295 296 long psci_migrate_info_up_cpu(void) 297 { 298 u_register_t resident_cpu_mpidr; 299 int rc; 300 301 /* 302 * Return value of this depends upon what 303 * psci_spd_migrate_info() returns. 304 */ 305 rc = psci_spd_migrate_info(&resident_cpu_mpidr); 306 if (rc != PSCI_TOS_NOT_UP_MIG_CAP && rc != PSCI_TOS_UP_MIG_CAP) 307 return PSCI_E_INVALID_PARAMS; 308 309 return resident_cpu_mpidr; 310 } 311 312 int psci_node_hw_state(u_register_t target_cpu, 313 unsigned int power_level) 314 { 315 int rc; 316 317 /* Validate target_cpu */ 318 rc = psci_validate_mpidr(target_cpu); 319 if (rc != PSCI_E_SUCCESS) 320 return PSCI_E_INVALID_PARAMS; 321 322 /* Validate power_level against PLAT_MAX_PWR_LVL */ 323 if (power_level > PLAT_MAX_PWR_LVL) 324 return PSCI_E_INVALID_PARAMS; 325 326 /* 327 * Dispatch this call to platform to query power controller, and pass on 328 * to the caller what it returns 329 */ 330 assert(psci_plat_pm_ops->get_node_hw_state); 331 rc = psci_plat_pm_ops->get_node_hw_state(target_cpu, power_level); 332 assert((rc >= HW_ON && rc <= HW_STANDBY) || rc == PSCI_E_NOT_SUPPORTED 333 || rc == PSCI_E_INVALID_PARAMS); 334 return rc; 335 } 336 337 int psci_features(unsigned int psci_fid) 338 { 339 unsigned int local_caps = psci_caps; 340 341 /* Check if it is a 64 bit function */ 342 if (((psci_fid >> FUNCID_CC_SHIFT) & FUNCID_CC_MASK) == SMC_64) 343 local_caps &= PSCI_CAP_64BIT_MASK; 344 345 /* Check for invalid fid */ 346 if (!(is_std_svc_call(psci_fid) && is_valid_fast_smc(psci_fid) 347 && is_psci_fid(psci_fid))) 348 return PSCI_E_NOT_SUPPORTED; 349 350 351 /* Check if the psci fid is supported or not */ 352 if (!(local_caps & define_psci_cap(psci_fid))) 353 return PSCI_E_NOT_SUPPORTED; 354 355 /* Format the feature flags */ 356 if (psci_fid == PSCI_CPU_SUSPEND_AARCH32 || 357 psci_fid == PSCI_CPU_SUSPEND_AARCH64) { 358 /* 359 * The trusted firmware does not support OS Initiated Mode. 360 */ 361 return (FF_PSTATE << FF_PSTATE_SHIFT) | 362 ((!FF_SUPPORTS_OS_INIT_MODE) << FF_MODE_SUPPORT_SHIFT); 363 } 364 365 /* Return 0 for all other fid's */ 366 return PSCI_E_SUCCESS; 367 } 368 369 /******************************************************************************* 370 * PSCI top level handler for servicing SMCs. 371 ******************************************************************************/ 372 u_register_t psci_smc_handler(uint32_t smc_fid, 373 u_register_t x1, 374 u_register_t x2, 375 u_register_t x3, 376 u_register_t x4, 377 void *cookie, 378 void *handle, 379 u_register_t flags) 380 { 381 if (is_caller_secure(flags)) 382 return SMC_UNK; 383 384 /* Check the fid against the capabilities */ 385 if (!(psci_caps & define_psci_cap(smc_fid))) 386 return SMC_UNK; 387 388 if (((smc_fid >> FUNCID_CC_SHIFT) & FUNCID_CC_MASK) == SMC_32) { 389 /* 32-bit PSCI function, clear top parameter bits */ 390 391 x1 = (uint32_t)x1; 392 x2 = (uint32_t)x2; 393 x3 = (uint32_t)x3; 394 395 switch (smc_fid) { 396 case PSCI_VERSION: 397 return psci_version(); 398 399 case PSCI_CPU_OFF: 400 return psci_cpu_off(); 401 402 case PSCI_CPU_SUSPEND_AARCH32: 403 return psci_cpu_suspend(x1, x2, x3); 404 405 case PSCI_CPU_ON_AARCH32: 406 return psci_cpu_on(x1, x2, x3); 407 408 case PSCI_AFFINITY_INFO_AARCH32: 409 return psci_affinity_info(x1, x2); 410 411 case PSCI_MIG_AARCH32: 412 return psci_migrate(x1); 413 414 case PSCI_MIG_INFO_TYPE: 415 return psci_migrate_info_type(); 416 417 case PSCI_MIG_INFO_UP_CPU_AARCH32: 418 return psci_migrate_info_up_cpu(); 419 420 case PSCI_NODE_HW_STATE_AARCH32: 421 return psci_node_hw_state(x1, x2); 422 423 case PSCI_SYSTEM_SUSPEND_AARCH32: 424 return psci_system_suspend(x1, x2); 425 426 case PSCI_SYSTEM_OFF: 427 psci_system_off(); 428 /* We should never return from psci_system_off() */ 429 430 case PSCI_SYSTEM_RESET: 431 psci_system_reset(); 432 /* We should never return from psci_system_reset() */ 433 434 case PSCI_FEATURES: 435 return psci_features(x1); 436 437 #if ENABLE_PSCI_STAT 438 case PSCI_STAT_RESIDENCY_AARCH32: 439 return psci_stat_residency(x1, x2); 440 441 case PSCI_STAT_COUNT_AARCH32: 442 return psci_stat_count(x1, x2); 443 #endif 444 445 default: 446 break; 447 } 448 } else { 449 /* 64-bit PSCI function */ 450 451 switch (smc_fid) { 452 case PSCI_CPU_SUSPEND_AARCH64: 453 return psci_cpu_suspend(x1, x2, x3); 454 455 case PSCI_CPU_ON_AARCH64: 456 return psci_cpu_on(x1, x2, x3); 457 458 case PSCI_AFFINITY_INFO_AARCH64: 459 return psci_affinity_info(x1, x2); 460 461 case PSCI_MIG_AARCH64: 462 return psci_migrate(x1); 463 464 case PSCI_MIG_INFO_UP_CPU_AARCH64: 465 return psci_migrate_info_up_cpu(); 466 467 case PSCI_NODE_HW_STATE_AARCH64: 468 return psci_node_hw_state(x1, x2); 469 470 case PSCI_SYSTEM_SUSPEND_AARCH64: 471 return psci_system_suspend(x1, x2); 472 473 #if ENABLE_PSCI_STAT 474 case PSCI_STAT_RESIDENCY_AARCH64: 475 return psci_stat_residency(x1, x2); 476 477 case PSCI_STAT_COUNT_AARCH64: 478 return psci_stat_count(x1, x2); 479 #endif 480 481 default: 482 break; 483 } 484 } 485 486 WARN("Unimplemented PSCI Call: 0x%x \n", smc_fid); 487 return SMC_UNK; 488 } 489