1532ed618SSoby Mathew /* 26eabbb07SDimitris Papastamos * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 7532ed618SSoby Mathew #include <arch.h> 8532ed618SSoby Mathew #include <arch_helpers.h> 96eabbb07SDimitris Papastamos #include <arm_arch_svc.h> 10532ed618SSoby Mathew #include <assert.h> 11532ed618SSoby Mathew #include <debug.h> 12532ed618SSoby Mathew #include <platform.h> 13872be88aSdp-arm #include <pmf.h> 14872be88aSdp-arm #include <runtime_instr.h> 15085e80ecSAntonio Nino Diaz #include <smccc.h> 16532ed618SSoby Mathew #include <string.h> 17532ed618SSoby Mathew #include "psci_private.h" 18532ed618SSoby Mathew 19532ed618SSoby Mathew /******************************************************************************* 20532ed618SSoby Mathew * PSCI frontend api for servicing SMCs. Described in the PSCI spec. 21532ed618SSoby Mathew ******************************************************************************/ 22532ed618SSoby Mathew int psci_cpu_on(u_register_t target_cpu, 23532ed618SSoby Mathew uintptr_t entrypoint, 24532ed618SSoby Mathew u_register_t context_id) 25532ed618SSoby Mathew 26532ed618SSoby Mathew { 27532ed618SSoby Mathew int rc; 28532ed618SSoby Mathew entry_point_info_t ep; 29532ed618SSoby Mathew 30532ed618SSoby Mathew /* Determine if the cpu exists of not */ 31532ed618SSoby Mathew rc = psci_validate_mpidr(target_cpu); 32532ed618SSoby Mathew if (rc != PSCI_E_SUCCESS) 33532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 34532ed618SSoby Mathew 35532ed618SSoby Mathew /* Validate the entry point and get the entry_point_info */ 36532ed618SSoby Mathew rc = psci_validate_entry_point(&ep, entrypoint, context_id); 37532ed618SSoby Mathew if (rc != PSCI_E_SUCCESS) 38532ed618SSoby Mathew return rc; 39532ed618SSoby Mathew 40532ed618SSoby Mathew /* 41532ed618SSoby Mathew * To turn this cpu on, specify which power 42532ed618SSoby Mathew * levels need to be turned on 43532ed618SSoby Mathew */ 44532ed618SSoby Mathew return psci_cpu_on_start(target_cpu, &ep); 45532ed618SSoby Mathew } 46532ed618SSoby Mathew 47532ed618SSoby Mathew unsigned int psci_version(void) 48532ed618SSoby Mathew { 49532ed618SSoby Mathew return PSCI_MAJOR_VER | PSCI_MINOR_VER; 50532ed618SSoby Mathew } 51532ed618SSoby Mathew 52532ed618SSoby Mathew int psci_cpu_suspend(unsigned int power_state, 53532ed618SSoby Mathew uintptr_t entrypoint, 54532ed618SSoby Mathew u_register_t context_id) 55532ed618SSoby Mathew { 56532ed618SSoby Mathew int rc; 57532ed618SSoby Mathew unsigned int target_pwrlvl, is_power_down_state; 58532ed618SSoby Mathew entry_point_info_t ep; 59532ed618SSoby Mathew psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} }; 60532ed618SSoby Mathew plat_local_state_t cpu_pd_state; 61532ed618SSoby Mathew 62532ed618SSoby Mathew /* Validate the power_state parameter */ 63532ed618SSoby Mathew rc = psci_validate_power_state(power_state, &state_info); 64532ed618SSoby Mathew if (rc != PSCI_E_SUCCESS) { 65532ed618SSoby Mathew assert(rc == PSCI_E_INVALID_PARAMS); 66532ed618SSoby Mathew return rc; 67532ed618SSoby Mathew } 68532ed618SSoby Mathew 69532ed618SSoby Mathew /* 70532ed618SSoby Mathew * Get the value of the state type bit from the power state parameter. 71532ed618SSoby Mathew */ 72532ed618SSoby Mathew is_power_down_state = psci_get_pstate_type(power_state); 73532ed618SSoby Mathew 74532ed618SSoby Mathew /* Sanity check the requested suspend levels */ 75532ed618SSoby Mathew assert(psci_validate_suspend_req(&state_info, is_power_down_state) 76532ed618SSoby Mathew == PSCI_E_SUCCESS); 77532ed618SSoby Mathew 78532ed618SSoby Mathew target_pwrlvl = psci_find_target_suspend_lvl(&state_info); 79a1c3faa6SSandrine Bailleux if (target_pwrlvl == PSCI_INVALID_PWR_LVL) { 80a1c3faa6SSandrine Bailleux ERROR("Invalid target power level for suspend operation\n"); 81a1c3faa6SSandrine Bailleux panic(); 82a1c3faa6SSandrine Bailleux } 83532ed618SSoby Mathew 84532ed618SSoby Mathew /* Fast path for CPU standby.*/ 85362030bfSAntonio Nino Diaz if (is_cpu_standby_req(is_power_down_state, target_pwrlvl)) { 866b7b0f36SAntonio Nino Diaz if (psci_plat_pm_ops->cpu_standby == NULL) 87532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 88532ed618SSoby Mathew 89532ed618SSoby Mathew /* 90532ed618SSoby Mathew * Set the state of the CPU power domain to the platform 91532ed618SSoby Mathew * specific retention state and enter the standby state. 92532ed618SSoby Mathew */ 93532ed618SSoby Mathew cpu_pd_state = state_info.pwr_domain_state[PSCI_CPU_PWR_LVL]; 94532ed618SSoby Mathew psci_set_cpu_local_state(cpu_pd_state); 95532ed618SSoby Mathew 96532ed618SSoby Mathew #if ENABLE_PSCI_STAT 9704c1db1eSdp-arm plat_psci_stat_accounting_start(&state_info); 98532ed618SSoby Mathew #endif 99532ed618SSoby Mathew 100872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 101872be88aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 102872be88aSdp-arm RT_INSTR_ENTER_HW_LOW_PWR, 103872be88aSdp-arm PMF_NO_CACHE_MAINT); 104872be88aSdp-arm #endif 105872be88aSdp-arm 106532ed618SSoby Mathew psci_plat_pm_ops->cpu_standby(cpu_pd_state); 107532ed618SSoby Mathew 108532ed618SSoby Mathew /* Upon exit from standby, set the state back to RUN. */ 109532ed618SSoby Mathew psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN); 110532ed618SSoby Mathew 111872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION 112872be88aSdp-arm PMF_CAPTURE_TIMESTAMP(rt_instr_svc, 113872be88aSdp-arm RT_INSTR_EXIT_HW_LOW_PWR, 114872be88aSdp-arm PMF_NO_CACHE_MAINT); 115872be88aSdp-arm #endif 116872be88aSdp-arm 117532ed618SSoby Mathew #if ENABLE_PSCI_STAT 11804c1db1eSdp-arm plat_psci_stat_accounting_stop(&state_info); 119532ed618SSoby Mathew 120532ed618SSoby Mathew /* Update PSCI stats */ 12104c1db1eSdp-arm psci_stats_update_pwr_up(PSCI_CPU_PWR_LVL, &state_info); 122532ed618SSoby Mathew #endif 123532ed618SSoby Mathew 124532ed618SSoby Mathew return PSCI_E_SUCCESS; 125532ed618SSoby Mathew } 126532ed618SSoby Mathew 127532ed618SSoby Mathew /* 128532ed618SSoby Mathew * If a power down state has been requested, we need to verify entry 129532ed618SSoby Mathew * point and program entry information. 130532ed618SSoby Mathew */ 1316b7b0f36SAntonio Nino Diaz if (is_power_down_state != 0U) { 132532ed618SSoby Mathew rc = psci_validate_entry_point(&ep, entrypoint, context_id); 133532ed618SSoby Mathew if (rc != PSCI_E_SUCCESS) 134532ed618SSoby Mathew return rc; 135532ed618SSoby Mathew } 136532ed618SSoby Mathew 137532ed618SSoby Mathew /* 138532ed618SSoby Mathew * Do what is needed to enter the power down state. Upon success, 139532ed618SSoby Mathew * enter the final wfi which will power down this CPU. This function 140532ed618SSoby Mathew * might return if the power down was abandoned for any reason, e.g. 141532ed618SSoby Mathew * arrival of an interrupt 142532ed618SSoby Mathew */ 143532ed618SSoby Mathew psci_cpu_suspend_start(&ep, 144532ed618SSoby Mathew target_pwrlvl, 145532ed618SSoby Mathew &state_info, 146532ed618SSoby Mathew is_power_down_state); 147532ed618SSoby Mathew 148532ed618SSoby Mathew return PSCI_E_SUCCESS; 149532ed618SSoby Mathew } 150532ed618SSoby Mathew 151532ed618SSoby Mathew 152532ed618SSoby Mathew int psci_system_suspend(uintptr_t entrypoint, u_register_t context_id) 153532ed618SSoby Mathew { 154532ed618SSoby Mathew int rc; 155532ed618SSoby Mathew psci_power_state_t state_info; 156532ed618SSoby Mathew entry_point_info_t ep; 157532ed618SSoby Mathew 158532ed618SSoby Mathew /* Check if the current CPU is the last ON CPU in the system */ 1596b7b0f36SAntonio Nino Diaz if (psci_is_last_on_cpu() == 0U) 160532ed618SSoby Mathew return PSCI_E_DENIED; 161532ed618SSoby Mathew 162532ed618SSoby Mathew /* Validate the entry point and get the entry_point_info */ 163532ed618SSoby Mathew rc = psci_validate_entry_point(&ep, entrypoint, context_id); 164532ed618SSoby Mathew if (rc != PSCI_E_SUCCESS) 165532ed618SSoby Mathew return rc; 166532ed618SSoby Mathew 167532ed618SSoby Mathew /* Query the psci_power_state for system suspend */ 168532ed618SSoby Mathew psci_query_sys_suspend_pwrstate(&state_info); 169532ed618SSoby Mathew 170*a4065abdSldts /* 171*a4065abdSldts * Check if platform allows suspend to Highest power level 172*a4065abdSldts * (System level) 173*a4065abdSldts */ 174*a4065abdSldts if (psci_find_target_suspend_lvl(&state_info) < PLAT_MAX_PWR_LVL) 175*a4065abdSldts return PSCI_E_DENIED; 176*a4065abdSldts 177532ed618SSoby Mathew /* Ensure that the psci_power_state makes sense */ 178532ed618SSoby Mathew assert(psci_validate_suspend_req(&state_info, PSTATE_TYPE_POWERDOWN) 179532ed618SSoby Mathew == PSCI_E_SUCCESS); 1806b7b0f36SAntonio Nino Diaz assert(is_local_state_off( 1816b7b0f36SAntonio Nino Diaz state_info.pwr_domain_state[PLAT_MAX_PWR_LVL]) != 0); 182532ed618SSoby Mathew 183532ed618SSoby Mathew /* 184532ed618SSoby Mathew * Do what is needed to enter the system suspend state. This function 185532ed618SSoby Mathew * might return if the power down was abandoned for any reason, e.g. 186532ed618SSoby Mathew * arrival of an interrupt 187532ed618SSoby Mathew */ 188532ed618SSoby Mathew psci_cpu_suspend_start(&ep, 189532ed618SSoby Mathew PLAT_MAX_PWR_LVL, 190532ed618SSoby Mathew &state_info, 191532ed618SSoby Mathew PSTATE_TYPE_POWERDOWN); 192532ed618SSoby Mathew 193532ed618SSoby Mathew return PSCI_E_SUCCESS; 194532ed618SSoby Mathew } 195532ed618SSoby Mathew 196532ed618SSoby Mathew int psci_cpu_off(void) 197532ed618SSoby Mathew { 198532ed618SSoby Mathew int rc; 199532ed618SSoby Mathew unsigned int target_pwrlvl = PLAT_MAX_PWR_LVL; 200532ed618SSoby Mathew 201532ed618SSoby Mathew /* 202532ed618SSoby Mathew * Do what is needed to power off this CPU and possible higher power 203532ed618SSoby Mathew * levels if it able to do so. Upon success, enter the final wfi 204532ed618SSoby Mathew * which will power down this CPU. 205532ed618SSoby Mathew */ 206532ed618SSoby Mathew rc = psci_do_cpu_off(target_pwrlvl); 207532ed618SSoby Mathew 208532ed618SSoby Mathew /* 209532ed618SSoby Mathew * The only error cpu_off can return is E_DENIED. So check if that's 210532ed618SSoby Mathew * indeed the case. 211532ed618SSoby Mathew */ 212532ed618SSoby Mathew assert(rc == PSCI_E_DENIED); 213532ed618SSoby Mathew 214532ed618SSoby Mathew return rc; 215532ed618SSoby Mathew } 216532ed618SSoby Mathew 217532ed618SSoby Mathew int psci_affinity_info(u_register_t target_affinity, 218532ed618SSoby Mathew unsigned int lowest_affinity_level) 219532ed618SSoby Mathew { 2206311f63dSVarun Wadekar int target_idx; 221532ed618SSoby Mathew 222532ed618SSoby Mathew /* We dont support level higher than PSCI_CPU_PWR_LVL */ 223532ed618SSoby Mathew if (lowest_affinity_level > PSCI_CPU_PWR_LVL) 224532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 225532ed618SSoby Mathew 226532ed618SSoby Mathew /* Calculate the cpu index of the target */ 227532ed618SSoby Mathew target_idx = plat_core_pos_by_mpidr(target_affinity); 228532ed618SSoby Mathew if (target_idx == -1) 229532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 230532ed618SSoby Mathew 2318fd307ffSRoberto Vargas /* 2328fd307ffSRoberto Vargas * Generic management: 2338fd307ffSRoberto Vargas * Perform cache maintanence ahead of reading the target CPU state to 2348fd307ffSRoberto Vargas * ensure that the data is not stale. 2358fd307ffSRoberto Vargas * There is a theoretical edge case where the cache may contain stale 2368fd307ffSRoberto Vargas * data for the target CPU data - this can occur under the following 2378fd307ffSRoberto Vargas * conditions: 2388fd307ffSRoberto Vargas * - the target CPU is in another cluster from the current 2398fd307ffSRoberto Vargas * - the target CPU was the last CPU to shutdown on its cluster 2408fd307ffSRoberto Vargas * - the cluster was removed from coherency as part of the CPU shutdown 2418fd307ffSRoberto Vargas * 2428fd307ffSRoberto Vargas * In this case the cache maintenace that was performed as part of the 2438fd307ffSRoberto Vargas * target CPUs shutdown was not seen by the current CPU's cluster. And 2448fd307ffSRoberto Vargas * so the cache may contain stale data for the target CPU. 2458fd307ffSRoberto Vargas */ 2466b7b0f36SAntonio Nino Diaz flush_cpu_data_by_index((unsigned int)target_idx, 2476b7b0f36SAntonio Nino Diaz psci_svc_cpu_data.aff_info_state); 2488fd307ffSRoberto Vargas 249532ed618SSoby Mathew return psci_get_aff_info_state_by_idx(target_idx); 250532ed618SSoby Mathew } 251532ed618SSoby Mathew 252532ed618SSoby Mathew int psci_migrate(u_register_t target_cpu) 253532ed618SSoby Mathew { 254532ed618SSoby Mathew int rc; 255532ed618SSoby Mathew u_register_t resident_cpu_mpidr; 256532ed618SSoby Mathew 257532ed618SSoby Mathew rc = psci_spd_migrate_info(&resident_cpu_mpidr); 258532ed618SSoby Mathew if (rc != PSCI_TOS_UP_MIG_CAP) 259532ed618SSoby Mathew return (rc == PSCI_TOS_NOT_UP_MIG_CAP) ? 260532ed618SSoby Mathew PSCI_E_DENIED : PSCI_E_NOT_SUPPORTED; 261532ed618SSoby Mathew 262532ed618SSoby Mathew /* 263532ed618SSoby Mathew * Migrate should only be invoked on the CPU where 264532ed618SSoby Mathew * the Secure OS is resident. 265532ed618SSoby Mathew */ 266532ed618SSoby Mathew if (resident_cpu_mpidr != read_mpidr_el1()) 267532ed618SSoby Mathew return PSCI_E_NOT_PRESENT; 268532ed618SSoby Mathew 269532ed618SSoby Mathew /* Check the validity of the specified target cpu */ 270532ed618SSoby Mathew rc = psci_validate_mpidr(target_cpu); 271532ed618SSoby Mathew if (rc != PSCI_E_SUCCESS) 272532ed618SSoby Mathew return PSCI_E_INVALID_PARAMS; 273532ed618SSoby Mathew 2746b7b0f36SAntonio Nino Diaz assert((psci_spd_pm != NULL) && (psci_spd_pm->svc_migrate != NULL)); 275532ed618SSoby Mathew 276532ed618SSoby Mathew rc = psci_spd_pm->svc_migrate(read_mpidr_el1(), target_cpu); 2776b7b0f36SAntonio Nino Diaz assert((rc == PSCI_E_SUCCESS) || (rc == PSCI_E_INTERN_FAIL)); 278532ed618SSoby Mathew 279532ed618SSoby Mathew return rc; 280532ed618SSoby Mathew } 281532ed618SSoby Mathew 282532ed618SSoby Mathew int psci_migrate_info_type(void) 283532ed618SSoby Mathew { 284532ed618SSoby Mathew u_register_t resident_cpu_mpidr; 285532ed618SSoby Mathew 286532ed618SSoby Mathew return psci_spd_migrate_info(&resident_cpu_mpidr); 287532ed618SSoby Mathew } 288532ed618SSoby Mathew 2896b7b0f36SAntonio Nino Diaz u_register_t psci_migrate_info_up_cpu(void) 290532ed618SSoby Mathew { 291532ed618SSoby Mathew u_register_t resident_cpu_mpidr; 292532ed618SSoby Mathew int rc; 293532ed618SSoby Mathew 294532ed618SSoby Mathew /* 295532ed618SSoby Mathew * Return value of this depends upon what 296532ed618SSoby Mathew * psci_spd_migrate_info() returns. 297532ed618SSoby Mathew */ 298532ed618SSoby Mathew rc = psci_spd_migrate_info(&resident_cpu_mpidr); 2996b7b0f36SAntonio Nino Diaz if ((rc != PSCI_TOS_NOT_UP_MIG_CAP) && (rc != PSCI_TOS_UP_MIG_CAP)) 3006b7b0f36SAntonio Nino Diaz return (u_register_t)(register_t) PSCI_E_INVALID_PARAMS; 301532ed618SSoby Mathew 302532ed618SSoby Mathew return resident_cpu_mpidr; 303532ed618SSoby Mathew } 304532ed618SSoby Mathew 30528d3d614SJeenu Viswambharan int psci_node_hw_state(u_register_t target_cpu, 30628d3d614SJeenu Viswambharan unsigned int power_level) 30728d3d614SJeenu Viswambharan { 30828d3d614SJeenu Viswambharan int rc; 30928d3d614SJeenu Viswambharan 31028d3d614SJeenu Viswambharan /* Validate target_cpu */ 31128d3d614SJeenu Viswambharan rc = psci_validate_mpidr(target_cpu); 31228d3d614SJeenu Viswambharan if (rc != PSCI_E_SUCCESS) 31328d3d614SJeenu Viswambharan return PSCI_E_INVALID_PARAMS; 31428d3d614SJeenu Viswambharan 31528d3d614SJeenu Viswambharan /* Validate power_level against PLAT_MAX_PWR_LVL */ 31628d3d614SJeenu Viswambharan if (power_level > PLAT_MAX_PWR_LVL) 31728d3d614SJeenu Viswambharan return PSCI_E_INVALID_PARAMS; 31828d3d614SJeenu Viswambharan 31928d3d614SJeenu Viswambharan /* 32028d3d614SJeenu Viswambharan * Dispatch this call to platform to query power controller, and pass on 32128d3d614SJeenu Viswambharan * to the caller what it returns 32228d3d614SJeenu Viswambharan */ 3236b7b0f36SAntonio Nino Diaz assert(psci_plat_pm_ops->get_node_hw_state != NULL); 32428d3d614SJeenu Viswambharan rc = psci_plat_pm_ops->get_node_hw_state(target_cpu, power_level); 3256b7b0f36SAntonio Nino Diaz assert(((rc >= HW_ON) && (rc <= HW_STANDBY)) 3266b7b0f36SAntonio Nino Diaz || (rc == PSCI_E_NOT_SUPPORTED) 3276b7b0f36SAntonio Nino Diaz || (rc == PSCI_E_INVALID_PARAMS)); 32828d3d614SJeenu Viswambharan return rc; 32928d3d614SJeenu Viswambharan } 33028d3d614SJeenu Viswambharan 331532ed618SSoby Mathew int psci_features(unsigned int psci_fid) 332532ed618SSoby Mathew { 333532ed618SSoby Mathew unsigned int local_caps = psci_caps; 334532ed618SSoby Mathew 3356eabbb07SDimitris Papastamos if (psci_fid == SMCCC_VERSION) 3366eabbb07SDimitris Papastamos return PSCI_E_SUCCESS; 3376eabbb07SDimitris Papastamos 338532ed618SSoby Mathew /* Check if it is a 64 bit function */ 339532ed618SSoby Mathew if (((psci_fid >> FUNCID_CC_SHIFT) & FUNCID_CC_MASK) == SMC_64) 340532ed618SSoby Mathew local_caps &= PSCI_CAP_64BIT_MASK; 341532ed618SSoby Mathew 342532ed618SSoby Mathew /* Check for invalid fid */ 343532ed618SSoby Mathew if (!(is_std_svc_call(psci_fid) && is_valid_fast_smc(psci_fid) 344532ed618SSoby Mathew && is_psci_fid(psci_fid))) 345532ed618SSoby Mathew return PSCI_E_NOT_SUPPORTED; 346532ed618SSoby Mathew 347532ed618SSoby Mathew 348532ed618SSoby Mathew /* Check if the psci fid is supported or not */ 3496b7b0f36SAntonio Nino Diaz if ((local_caps & define_psci_cap(psci_fid)) == 0U) 350532ed618SSoby Mathew return PSCI_E_NOT_SUPPORTED; 351532ed618SSoby Mathew 352532ed618SSoby Mathew /* Format the feature flags */ 3536b7b0f36SAntonio Nino Diaz if ((psci_fid == PSCI_CPU_SUSPEND_AARCH32) || 3546b7b0f36SAntonio Nino Diaz (psci_fid == PSCI_CPU_SUSPEND_AARCH64)) { 355532ed618SSoby Mathew /* 356532ed618SSoby Mathew * The trusted firmware does not support OS Initiated Mode. 357532ed618SSoby Mathew */ 3586b7b0f36SAntonio Nino Diaz unsigned int ret = ((FF_PSTATE << FF_PSTATE_SHIFT) | 3596b7b0f36SAntonio Nino Diaz (((FF_SUPPORTS_OS_INIT_MODE == 1U) ? 0U : 1U) 3606b7b0f36SAntonio Nino Diaz << FF_MODE_SUPPORT_SHIFT)); 3616b7b0f36SAntonio Nino Diaz return (int) ret; 362532ed618SSoby Mathew } 363532ed618SSoby Mathew 364532ed618SSoby Mathew /* Return 0 for all other fid's */ 365532ed618SSoby Mathew return PSCI_E_SUCCESS; 366532ed618SSoby Mathew } 367532ed618SSoby Mathew 368532ed618SSoby Mathew /******************************************************************************* 369532ed618SSoby Mathew * PSCI top level handler for servicing SMCs. 370532ed618SSoby Mathew ******************************************************************************/ 371cf0b1492SSoby Mathew u_register_t psci_smc_handler(uint32_t smc_fid, 372532ed618SSoby Mathew u_register_t x1, 373532ed618SSoby Mathew u_register_t x2, 374532ed618SSoby Mathew u_register_t x3, 375532ed618SSoby Mathew u_register_t x4, 376532ed618SSoby Mathew void *cookie, 377532ed618SSoby Mathew void *handle, 378532ed618SSoby Mathew u_register_t flags) 379532ed618SSoby Mathew { 3806b7b0f36SAntonio Nino Diaz u_register_t ret; 3816b7b0f36SAntonio Nino Diaz 382532ed618SSoby Mathew if (is_caller_secure(flags)) 3836b7b0f36SAntonio Nino Diaz return (u_register_t)SMC_UNK; 384532ed618SSoby Mathew 385532ed618SSoby Mathew /* Check the fid against the capabilities */ 3866b7b0f36SAntonio Nino Diaz if ((psci_caps & define_psci_cap(smc_fid)) == 0U) 3876b7b0f36SAntonio Nino Diaz return (u_register_t)SMC_UNK; 388532ed618SSoby Mathew 389532ed618SSoby Mathew if (((smc_fid >> FUNCID_CC_SHIFT) & FUNCID_CC_MASK) == SMC_32) { 390532ed618SSoby Mathew /* 32-bit PSCI function, clear top parameter bits */ 391532ed618SSoby Mathew 3926b7b0f36SAntonio Nino Diaz uint32_t r1 = (uint32_t)x1; 3936b7b0f36SAntonio Nino Diaz uint32_t r2 = (uint32_t)x2; 3946b7b0f36SAntonio Nino Diaz uint32_t r3 = (uint32_t)x3; 395532ed618SSoby Mathew 396532ed618SSoby Mathew switch (smc_fid) { 397532ed618SSoby Mathew case PSCI_VERSION: 3986b7b0f36SAntonio Nino Diaz ret = (u_register_t)psci_version(); 3996b7b0f36SAntonio Nino Diaz break; 400532ed618SSoby Mathew 401532ed618SSoby Mathew case PSCI_CPU_OFF: 4026b7b0f36SAntonio Nino Diaz ret = (u_register_t)psci_cpu_off(); 4036b7b0f36SAntonio Nino Diaz break; 404532ed618SSoby Mathew 405532ed618SSoby Mathew case PSCI_CPU_SUSPEND_AARCH32: 4066b7b0f36SAntonio Nino Diaz ret = (u_register_t)psci_cpu_suspend(r1, r2, r3); 4076b7b0f36SAntonio Nino Diaz break; 408532ed618SSoby Mathew 409532ed618SSoby Mathew case PSCI_CPU_ON_AARCH32: 4106b7b0f36SAntonio Nino Diaz ret = (u_register_t)psci_cpu_on(r1, r2, r3); 4116b7b0f36SAntonio Nino Diaz break; 412532ed618SSoby Mathew 413532ed618SSoby Mathew case PSCI_AFFINITY_INFO_AARCH32: 4146b7b0f36SAntonio Nino Diaz ret = (u_register_t)psci_affinity_info(r1, r2); 4156b7b0f36SAntonio Nino Diaz break; 416532ed618SSoby Mathew 417532ed618SSoby Mathew case PSCI_MIG_AARCH32: 4186b7b0f36SAntonio Nino Diaz ret = (u_register_t)psci_migrate(r1); 4196b7b0f36SAntonio Nino Diaz break; 420532ed618SSoby Mathew 421532ed618SSoby Mathew case PSCI_MIG_INFO_TYPE: 4226b7b0f36SAntonio Nino Diaz ret = (u_register_t)psci_migrate_info_type(); 4236b7b0f36SAntonio Nino Diaz break; 424532ed618SSoby Mathew 425532ed618SSoby Mathew case PSCI_MIG_INFO_UP_CPU_AARCH32: 4266b7b0f36SAntonio Nino Diaz ret = psci_migrate_info_up_cpu(); 4276b7b0f36SAntonio Nino Diaz break; 428532ed618SSoby Mathew 42928d3d614SJeenu Viswambharan case PSCI_NODE_HW_STATE_AARCH32: 4306b7b0f36SAntonio Nino Diaz ret = (u_register_t)psci_node_hw_state(r1, r2); 4316b7b0f36SAntonio Nino Diaz break; 43228d3d614SJeenu Viswambharan 433532ed618SSoby Mathew case PSCI_SYSTEM_SUSPEND_AARCH32: 4346b7b0f36SAntonio Nino Diaz ret = (u_register_t)psci_system_suspend(r1, r2); 4356b7b0f36SAntonio Nino Diaz break; 436532ed618SSoby Mathew 437532ed618SSoby Mathew case PSCI_SYSTEM_OFF: 438532ed618SSoby Mathew psci_system_off(); 439532ed618SSoby Mathew /* We should never return from psci_system_off() */ 4403eacacc0SJonathan Wright break; 441532ed618SSoby Mathew 442532ed618SSoby Mathew case PSCI_SYSTEM_RESET: 443532ed618SSoby Mathew psci_system_reset(); 444532ed618SSoby Mathew /* We should never return from psci_system_reset() */ 4453eacacc0SJonathan Wright break; 446532ed618SSoby Mathew 447532ed618SSoby Mathew case PSCI_FEATURES: 4486b7b0f36SAntonio Nino Diaz ret = (u_register_t)psci_features(r1); 4496b7b0f36SAntonio Nino Diaz break; 450532ed618SSoby Mathew 451532ed618SSoby Mathew #if ENABLE_PSCI_STAT 452532ed618SSoby Mathew case PSCI_STAT_RESIDENCY_AARCH32: 4536b7b0f36SAntonio Nino Diaz ret = psci_stat_residency(r1, r2); 4546b7b0f36SAntonio Nino Diaz break; 455532ed618SSoby Mathew 456532ed618SSoby Mathew case PSCI_STAT_COUNT_AARCH32: 4576b7b0f36SAntonio Nino Diaz ret = psci_stat_count(r1, r2); 4586b7b0f36SAntonio Nino Diaz break; 459532ed618SSoby Mathew #endif 460d4c596beSRoberto Vargas case PSCI_MEM_PROTECT: 4616b7b0f36SAntonio Nino Diaz ret = psci_mem_protect(r1); 4626b7b0f36SAntonio Nino Diaz break; 463d4c596beSRoberto Vargas 464d4c596beSRoberto Vargas case PSCI_MEM_CHK_RANGE_AARCH32: 4656b7b0f36SAntonio Nino Diaz ret = psci_mem_chk_range(r1, r2); 4666b7b0f36SAntonio Nino Diaz break; 467532ed618SSoby Mathew 46836a8f8fdSRoberto Vargas case PSCI_SYSTEM_RESET2_AARCH32: 46936a8f8fdSRoberto Vargas /* We should never return from psci_system_reset2() */ 4706b7b0f36SAntonio Nino Diaz ret = psci_system_reset2(r1, r2); 4716b7b0f36SAntonio Nino Diaz break; 47236a8f8fdSRoberto Vargas 473532ed618SSoby Mathew default: 4746b7b0f36SAntonio Nino Diaz WARN("Unimplemented PSCI Call: 0x%x\n", smc_fid); 4756b7b0f36SAntonio Nino Diaz ret = (u_register_t)SMC_UNK; 476532ed618SSoby Mathew break; 477532ed618SSoby Mathew } 478532ed618SSoby Mathew } else { 479532ed618SSoby Mathew /* 64-bit PSCI function */ 480532ed618SSoby Mathew 481532ed618SSoby Mathew switch (smc_fid) { 482532ed618SSoby Mathew case PSCI_CPU_SUSPEND_AARCH64: 4836b7b0f36SAntonio Nino Diaz ret = (u_register_t) 4846b7b0f36SAntonio Nino Diaz psci_cpu_suspend((unsigned int)x1, x2, x3); 4856b7b0f36SAntonio Nino Diaz break; 486532ed618SSoby Mathew 487532ed618SSoby Mathew case PSCI_CPU_ON_AARCH64: 4886b7b0f36SAntonio Nino Diaz ret = (u_register_t)psci_cpu_on(x1, x2, x3); 4896b7b0f36SAntonio Nino Diaz break; 490532ed618SSoby Mathew 491532ed618SSoby Mathew case PSCI_AFFINITY_INFO_AARCH64: 4926b7b0f36SAntonio Nino Diaz ret = (u_register_t) 4936b7b0f36SAntonio Nino Diaz psci_affinity_info(x1, (unsigned int)x2); 4946b7b0f36SAntonio Nino Diaz break; 495532ed618SSoby Mathew 496532ed618SSoby Mathew case PSCI_MIG_AARCH64: 4976b7b0f36SAntonio Nino Diaz ret = (u_register_t)psci_migrate(x1); 4986b7b0f36SAntonio Nino Diaz break; 499532ed618SSoby Mathew 500532ed618SSoby Mathew case PSCI_MIG_INFO_UP_CPU_AARCH64: 5016b7b0f36SAntonio Nino Diaz ret = psci_migrate_info_up_cpu(); 5026b7b0f36SAntonio Nino Diaz break; 503532ed618SSoby Mathew 50428d3d614SJeenu Viswambharan case PSCI_NODE_HW_STATE_AARCH64: 5056b7b0f36SAntonio Nino Diaz ret = (u_register_t)psci_node_hw_state( 5066b7b0f36SAntonio Nino Diaz x1, (unsigned int) x2); 5076b7b0f36SAntonio Nino Diaz break; 50828d3d614SJeenu Viswambharan 509532ed618SSoby Mathew case PSCI_SYSTEM_SUSPEND_AARCH64: 5106b7b0f36SAntonio Nino Diaz ret = (u_register_t)psci_system_suspend(x1, x2); 5116b7b0f36SAntonio Nino Diaz break; 512532ed618SSoby Mathew 513532ed618SSoby Mathew #if ENABLE_PSCI_STAT 514532ed618SSoby Mathew case PSCI_STAT_RESIDENCY_AARCH64: 5156b7b0f36SAntonio Nino Diaz ret = psci_stat_residency(x1, (unsigned int) x2); 5166b7b0f36SAntonio Nino Diaz break; 517532ed618SSoby Mathew 518532ed618SSoby Mathew case PSCI_STAT_COUNT_AARCH64: 5196b7b0f36SAntonio Nino Diaz ret = psci_stat_count(x1, (unsigned int) x2); 5206b7b0f36SAntonio Nino Diaz break; 521532ed618SSoby Mathew #endif 522532ed618SSoby Mathew 523d4c596beSRoberto Vargas case PSCI_MEM_CHK_RANGE_AARCH64: 5246b7b0f36SAntonio Nino Diaz ret = psci_mem_chk_range(x1, x2); 5256b7b0f36SAntonio Nino Diaz break; 526d4c596beSRoberto Vargas 52736a8f8fdSRoberto Vargas case PSCI_SYSTEM_RESET2_AARCH64: 52836a8f8fdSRoberto Vargas /* We should never return from psci_system_reset2() */ 5296b7b0f36SAntonio Nino Diaz ret = psci_system_reset2((uint32_t) x1, x2); 5306b7b0f36SAntonio Nino Diaz break; 531d4c596beSRoberto Vargas 532532ed618SSoby Mathew default: 5336b7b0f36SAntonio Nino Diaz WARN("Unimplemented PSCI Call: 0x%x\n", smc_fid); 5346b7b0f36SAntonio Nino Diaz ret = (u_register_t)SMC_UNK; 535532ed618SSoby Mathew break; 536532ed618SSoby Mathew } 537532ed618SSoby Mathew } 538532ed618SSoby Mathew 5396b7b0f36SAntonio Nino Diaz return ret; 540532ed618SSoby Mathew } 541