xref: /rk3399_ARM-atf/lib/psci/psci_main.c (revision 872be88a2916f45d3de38120ede8c8b199b7498f)
1532ed618SSoby Mathew /*
2532ed618SSoby Mathew  * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
4532ed618SSoby Mathew  * Redistribution and use in source and binary forms, with or without
5532ed618SSoby Mathew  * modification, are permitted provided that the following conditions are met:
6532ed618SSoby Mathew  *
7532ed618SSoby Mathew  * Redistributions of source code must retain the above copyright notice, this
8532ed618SSoby Mathew  * list of conditions and the following disclaimer.
9532ed618SSoby Mathew  *
10532ed618SSoby Mathew  * Redistributions in binary form must reproduce the above copyright notice,
11532ed618SSoby Mathew  * this list of conditions and the following disclaimer in the documentation
12532ed618SSoby Mathew  * and/or other materials provided with the distribution.
13532ed618SSoby Mathew  *
14532ed618SSoby Mathew  * Neither the name of ARM nor the names of its contributors may be used
15532ed618SSoby Mathew  * to endorse or promote products derived from this software without specific
16532ed618SSoby Mathew  * prior written permission.
17532ed618SSoby Mathew  *
18532ed618SSoby Mathew  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19532ed618SSoby Mathew  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20532ed618SSoby Mathew  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21532ed618SSoby Mathew  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22532ed618SSoby Mathew  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23532ed618SSoby Mathew  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24532ed618SSoby Mathew  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25532ed618SSoby Mathew  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26532ed618SSoby Mathew  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27532ed618SSoby Mathew  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28532ed618SSoby Mathew  * POSSIBILITY OF SUCH DAMAGE.
29532ed618SSoby Mathew  */
30532ed618SSoby Mathew 
31532ed618SSoby Mathew #include <arch.h>
32532ed618SSoby Mathew #include <arch_helpers.h>
33532ed618SSoby Mathew #include <assert.h>
34532ed618SSoby Mathew #include <debug.h>
35532ed618SSoby Mathew #include <platform.h>
36*872be88aSdp-arm #include <pmf.h>
37*872be88aSdp-arm #include <runtime_instr.h>
38cf0b1492SSoby Mathew #include <smcc.h>
39532ed618SSoby Mathew #include <string.h>
40532ed618SSoby Mathew #include "psci_private.h"
41532ed618SSoby Mathew 
42532ed618SSoby Mathew /*******************************************************************************
43532ed618SSoby Mathew  * PSCI frontend api for servicing SMCs. Described in the PSCI spec.
44532ed618SSoby Mathew  ******************************************************************************/
45532ed618SSoby Mathew int psci_cpu_on(u_register_t target_cpu,
46532ed618SSoby Mathew 		uintptr_t entrypoint,
47532ed618SSoby Mathew 		u_register_t context_id)
48532ed618SSoby Mathew 
49532ed618SSoby Mathew {
50532ed618SSoby Mathew 	int rc;
51532ed618SSoby Mathew 	entry_point_info_t ep;
52532ed618SSoby Mathew 
53532ed618SSoby Mathew 	/* Determine if the cpu exists of not */
54532ed618SSoby Mathew 	rc = psci_validate_mpidr(target_cpu);
55532ed618SSoby Mathew 	if (rc != PSCI_E_SUCCESS)
56532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
57532ed618SSoby Mathew 
58532ed618SSoby Mathew 	/* Validate the entry point and get the entry_point_info */
59532ed618SSoby Mathew 	rc = psci_validate_entry_point(&ep, entrypoint, context_id);
60532ed618SSoby Mathew 	if (rc != PSCI_E_SUCCESS)
61532ed618SSoby Mathew 		return rc;
62532ed618SSoby Mathew 
63532ed618SSoby Mathew 	/*
64532ed618SSoby Mathew 	 * To turn this cpu on, specify which power
65532ed618SSoby Mathew 	 * levels need to be turned on
66532ed618SSoby Mathew 	 */
67532ed618SSoby Mathew 	return psci_cpu_on_start(target_cpu, &ep);
68532ed618SSoby Mathew }
69532ed618SSoby Mathew 
70532ed618SSoby Mathew unsigned int psci_version(void)
71532ed618SSoby Mathew {
72532ed618SSoby Mathew 	return PSCI_MAJOR_VER | PSCI_MINOR_VER;
73532ed618SSoby Mathew }
74532ed618SSoby Mathew 
75532ed618SSoby Mathew int psci_cpu_suspend(unsigned int power_state,
76532ed618SSoby Mathew 		     uintptr_t entrypoint,
77532ed618SSoby Mathew 		     u_register_t context_id)
78532ed618SSoby Mathew {
79532ed618SSoby Mathew 	int rc;
80532ed618SSoby Mathew 	unsigned int target_pwrlvl, is_power_down_state;
81532ed618SSoby Mathew 	entry_point_info_t ep;
82532ed618SSoby Mathew 	psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} };
83532ed618SSoby Mathew 	plat_local_state_t cpu_pd_state;
84532ed618SSoby Mathew 
85532ed618SSoby Mathew 	/* Validate the power_state parameter */
86532ed618SSoby Mathew 	rc = psci_validate_power_state(power_state, &state_info);
87532ed618SSoby Mathew 	if (rc != PSCI_E_SUCCESS) {
88532ed618SSoby Mathew 		assert(rc == PSCI_E_INVALID_PARAMS);
89532ed618SSoby Mathew 		return rc;
90532ed618SSoby Mathew 	}
91532ed618SSoby Mathew 
92532ed618SSoby Mathew 	/*
93532ed618SSoby Mathew 	 * Get the value of the state type bit from the power state parameter.
94532ed618SSoby Mathew 	 */
95532ed618SSoby Mathew 	is_power_down_state = psci_get_pstate_type(power_state);
96532ed618SSoby Mathew 
97532ed618SSoby Mathew 	/* Sanity check the requested suspend levels */
98532ed618SSoby Mathew 	assert(psci_validate_suspend_req(&state_info, is_power_down_state)
99532ed618SSoby Mathew 			== PSCI_E_SUCCESS);
100532ed618SSoby Mathew 
101532ed618SSoby Mathew 	target_pwrlvl = psci_find_target_suspend_lvl(&state_info);
102a1c3faa6SSandrine Bailleux 	if (target_pwrlvl == PSCI_INVALID_PWR_LVL) {
103a1c3faa6SSandrine Bailleux 		ERROR("Invalid target power level for suspend operation\n");
104a1c3faa6SSandrine Bailleux 		panic();
105a1c3faa6SSandrine Bailleux 	}
106532ed618SSoby Mathew 
107532ed618SSoby Mathew 	/* Fast path for CPU standby.*/
108532ed618SSoby Mathew 	if (is_cpu_standby_req(is_power_down_state, target_pwrlvl)) {
109532ed618SSoby Mathew 		if  (!psci_plat_pm_ops->cpu_standby)
110532ed618SSoby Mathew 			return PSCI_E_INVALID_PARAMS;
111532ed618SSoby Mathew 
112532ed618SSoby Mathew 		/*
113532ed618SSoby Mathew 		 * Set the state of the CPU power domain to the platform
114532ed618SSoby Mathew 		 * specific retention state and enter the standby state.
115532ed618SSoby Mathew 		 */
116532ed618SSoby Mathew 		cpu_pd_state = state_info.pwr_domain_state[PSCI_CPU_PWR_LVL];
117532ed618SSoby Mathew 		psci_set_cpu_local_state(cpu_pd_state);
118532ed618SSoby Mathew 
119532ed618SSoby Mathew #if ENABLE_PSCI_STAT
120532ed618SSoby Mathew 		/*
121532ed618SSoby Mathew 		 * Capture time-stamp before CPU standby
122532ed618SSoby Mathew 		 * No cache maintenance is needed as caches
123532ed618SSoby Mathew 		 * are ON through out the CPU standby operation.
124532ed618SSoby Mathew 		 */
125532ed618SSoby Mathew 		PMF_CAPTURE_TIMESTAMP(psci_svc, PSCI_STAT_ID_ENTER_LOW_PWR,
126532ed618SSoby Mathew 			PMF_NO_CACHE_MAINT);
127532ed618SSoby Mathew #endif
128532ed618SSoby Mathew 
129*872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION
130*872be88aSdp-arm 		PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
131*872be88aSdp-arm 		    RT_INSTR_ENTER_HW_LOW_PWR,
132*872be88aSdp-arm 		    PMF_NO_CACHE_MAINT);
133*872be88aSdp-arm #endif
134*872be88aSdp-arm 
135532ed618SSoby Mathew 		psci_plat_pm_ops->cpu_standby(cpu_pd_state);
136532ed618SSoby Mathew 
137532ed618SSoby Mathew 		/* Upon exit from standby, set the state back to RUN. */
138532ed618SSoby Mathew 		psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN);
139532ed618SSoby Mathew 
140*872be88aSdp-arm #if ENABLE_RUNTIME_INSTRUMENTATION
141*872be88aSdp-arm 		PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
142*872be88aSdp-arm 		    RT_INSTR_EXIT_HW_LOW_PWR,
143*872be88aSdp-arm 		    PMF_NO_CACHE_MAINT);
144*872be88aSdp-arm #endif
145*872be88aSdp-arm 
146532ed618SSoby Mathew #if ENABLE_PSCI_STAT
147532ed618SSoby Mathew 		/* Capture time-stamp after CPU standby */
148532ed618SSoby Mathew 		PMF_CAPTURE_TIMESTAMP(psci_svc, PSCI_STAT_ID_EXIT_LOW_PWR,
149532ed618SSoby Mathew 			PMF_NO_CACHE_MAINT);
150532ed618SSoby Mathew 
151532ed618SSoby Mathew 		/* Update PSCI stats */
152532ed618SSoby Mathew 		psci_stats_update_pwr_up(PSCI_CPU_PWR_LVL, &state_info,
153532ed618SSoby Mathew 			PMF_NO_CACHE_MAINT);
154532ed618SSoby Mathew #endif
155532ed618SSoby Mathew 
156532ed618SSoby Mathew 		return PSCI_E_SUCCESS;
157532ed618SSoby Mathew 	}
158532ed618SSoby Mathew 
159532ed618SSoby Mathew 	/*
160532ed618SSoby Mathew 	 * If a power down state has been requested, we need to verify entry
161532ed618SSoby Mathew 	 * point and program entry information.
162532ed618SSoby Mathew 	 */
163532ed618SSoby Mathew 	if (is_power_down_state) {
164532ed618SSoby Mathew 		rc = psci_validate_entry_point(&ep, entrypoint, context_id);
165532ed618SSoby Mathew 		if (rc != PSCI_E_SUCCESS)
166532ed618SSoby Mathew 			return rc;
167532ed618SSoby Mathew 	}
168532ed618SSoby Mathew 
169532ed618SSoby Mathew 	/*
170532ed618SSoby Mathew 	 * Do what is needed to enter the power down state. Upon success,
171532ed618SSoby Mathew 	 * enter the final wfi which will power down this CPU. This function
172532ed618SSoby Mathew 	 * might return if the power down was abandoned for any reason, e.g.
173532ed618SSoby Mathew 	 * arrival of an interrupt
174532ed618SSoby Mathew 	 */
175532ed618SSoby Mathew 	psci_cpu_suspend_start(&ep,
176532ed618SSoby Mathew 			    target_pwrlvl,
177532ed618SSoby Mathew 			    &state_info,
178532ed618SSoby Mathew 			    is_power_down_state);
179532ed618SSoby Mathew 
180532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
181532ed618SSoby Mathew }
182532ed618SSoby Mathew 
183532ed618SSoby Mathew 
184532ed618SSoby Mathew int psci_system_suspend(uintptr_t entrypoint, u_register_t context_id)
185532ed618SSoby Mathew {
186532ed618SSoby Mathew 	int rc;
187532ed618SSoby Mathew 	psci_power_state_t state_info;
188532ed618SSoby Mathew 	entry_point_info_t ep;
189532ed618SSoby Mathew 
190532ed618SSoby Mathew 	/* Check if the current CPU is the last ON CPU in the system */
191532ed618SSoby Mathew 	if (!psci_is_last_on_cpu())
192532ed618SSoby Mathew 		return PSCI_E_DENIED;
193532ed618SSoby Mathew 
194532ed618SSoby Mathew 	/* Validate the entry point and get the entry_point_info */
195532ed618SSoby Mathew 	rc = psci_validate_entry_point(&ep, entrypoint, context_id);
196532ed618SSoby Mathew 	if (rc != PSCI_E_SUCCESS)
197532ed618SSoby Mathew 		return rc;
198532ed618SSoby Mathew 
199532ed618SSoby Mathew 	/* Query the psci_power_state for system suspend */
200532ed618SSoby Mathew 	psci_query_sys_suspend_pwrstate(&state_info);
201532ed618SSoby Mathew 
202532ed618SSoby Mathew 	/* Ensure that the psci_power_state makes sense */
203532ed618SSoby Mathew 	assert(psci_find_target_suspend_lvl(&state_info) == PLAT_MAX_PWR_LVL);
204532ed618SSoby Mathew 	assert(psci_validate_suspend_req(&state_info, PSTATE_TYPE_POWERDOWN)
205532ed618SSoby Mathew 						== PSCI_E_SUCCESS);
206532ed618SSoby Mathew 	assert(is_local_state_off(state_info.pwr_domain_state[PLAT_MAX_PWR_LVL]));
207532ed618SSoby Mathew 
208532ed618SSoby Mathew 	/*
209532ed618SSoby Mathew 	 * Do what is needed to enter the system suspend state. This function
210532ed618SSoby Mathew 	 * might return if the power down was abandoned for any reason, e.g.
211532ed618SSoby Mathew 	 * arrival of an interrupt
212532ed618SSoby Mathew 	 */
213532ed618SSoby Mathew 	psci_cpu_suspend_start(&ep,
214532ed618SSoby Mathew 			    PLAT_MAX_PWR_LVL,
215532ed618SSoby Mathew 			    &state_info,
216532ed618SSoby Mathew 			    PSTATE_TYPE_POWERDOWN);
217532ed618SSoby Mathew 
218532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
219532ed618SSoby Mathew }
220532ed618SSoby Mathew 
221532ed618SSoby Mathew int psci_cpu_off(void)
222532ed618SSoby Mathew {
223532ed618SSoby Mathew 	int rc;
224532ed618SSoby Mathew 	unsigned int target_pwrlvl = PLAT_MAX_PWR_LVL;
225532ed618SSoby Mathew 
226532ed618SSoby Mathew 	/*
227532ed618SSoby Mathew 	 * Do what is needed to power off this CPU and possible higher power
228532ed618SSoby Mathew 	 * levels if it able to do so. Upon success, enter the final wfi
229532ed618SSoby Mathew 	 * which will power down this CPU.
230532ed618SSoby Mathew 	 */
231532ed618SSoby Mathew 	rc = psci_do_cpu_off(target_pwrlvl);
232532ed618SSoby Mathew 
233532ed618SSoby Mathew 	/*
234532ed618SSoby Mathew 	 * The only error cpu_off can return is E_DENIED. So check if that's
235532ed618SSoby Mathew 	 * indeed the case.
236532ed618SSoby Mathew 	 */
237532ed618SSoby Mathew 	assert(rc == PSCI_E_DENIED);
238532ed618SSoby Mathew 
239532ed618SSoby Mathew 	return rc;
240532ed618SSoby Mathew }
241532ed618SSoby Mathew 
242532ed618SSoby Mathew int psci_affinity_info(u_register_t target_affinity,
243532ed618SSoby Mathew 		       unsigned int lowest_affinity_level)
244532ed618SSoby Mathew {
245532ed618SSoby Mathew 	unsigned int target_idx;
246532ed618SSoby Mathew 
247532ed618SSoby Mathew 	/* We dont support level higher than PSCI_CPU_PWR_LVL */
248532ed618SSoby Mathew 	if (lowest_affinity_level > PSCI_CPU_PWR_LVL)
249532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
250532ed618SSoby Mathew 
251532ed618SSoby Mathew 	/* Calculate the cpu index of the target */
252532ed618SSoby Mathew 	target_idx = plat_core_pos_by_mpidr(target_affinity);
253532ed618SSoby Mathew 	if (target_idx == -1)
254532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
255532ed618SSoby Mathew 
256532ed618SSoby Mathew 	return psci_get_aff_info_state_by_idx(target_idx);
257532ed618SSoby Mathew }
258532ed618SSoby Mathew 
259532ed618SSoby Mathew int psci_migrate(u_register_t target_cpu)
260532ed618SSoby Mathew {
261532ed618SSoby Mathew 	int rc;
262532ed618SSoby Mathew 	u_register_t resident_cpu_mpidr;
263532ed618SSoby Mathew 
264532ed618SSoby Mathew 	rc = psci_spd_migrate_info(&resident_cpu_mpidr);
265532ed618SSoby Mathew 	if (rc != PSCI_TOS_UP_MIG_CAP)
266532ed618SSoby Mathew 		return (rc == PSCI_TOS_NOT_UP_MIG_CAP) ?
267532ed618SSoby Mathew 			  PSCI_E_DENIED : PSCI_E_NOT_SUPPORTED;
268532ed618SSoby Mathew 
269532ed618SSoby Mathew 	/*
270532ed618SSoby Mathew 	 * Migrate should only be invoked on the CPU where
271532ed618SSoby Mathew 	 * the Secure OS is resident.
272532ed618SSoby Mathew 	 */
273532ed618SSoby Mathew 	if (resident_cpu_mpidr != read_mpidr_el1())
274532ed618SSoby Mathew 		return PSCI_E_NOT_PRESENT;
275532ed618SSoby Mathew 
276532ed618SSoby Mathew 	/* Check the validity of the specified target cpu */
277532ed618SSoby Mathew 	rc = psci_validate_mpidr(target_cpu);
278532ed618SSoby Mathew 	if (rc != PSCI_E_SUCCESS)
279532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
280532ed618SSoby Mathew 
281532ed618SSoby Mathew 	assert(psci_spd_pm && psci_spd_pm->svc_migrate);
282532ed618SSoby Mathew 
283532ed618SSoby Mathew 	rc = psci_spd_pm->svc_migrate(read_mpidr_el1(), target_cpu);
284532ed618SSoby Mathew 	assert(rc == PSCI_E_SUCCESS || rc == PSCI_E_INTERN_FAIL);
285532ed618SSoby Mathew 
286532ed618SSoby Mathew 	return rc;
287532ed618SSoby Mathew }
288532ed618SSoby Mathew 
289532ed618SSoby Mathew int psci_migrate_info_type(void)
290532ed618SSoby Mathew {
291532ed618SSoby Mathew 	u_register_t resident_cpu_mpidr;
292532ed618SSoby Mathew 
293532ed618SSoby Mathew 	return psci_spd_migrate_info(&resident_cpu_mpidr);
294532ed618SSoby Mathew }
295532ed618SSoby Mathew 
296532ed618SSoby Mathew long psci_migrate_info_up_cpu(void)
297532ed618SSoby Mathew {
298532ed618SSoby Mathew 	u_register_t resident_cpu_mpidr;
299532ed618SSoby Mathew 	int rc;
300532ed618SSoby Mathew 
301532ed618SSoby Mathew 	/*
302532ed618SSoby Mathew 	 * Return value of this depends upon what
303532ed618SSoby Mathew 	 * psci_spd_migrate_info() returns.
304532ed618SSoby Mathew 	 */
305532ed618SSoby Mathew 	rc = psci_spd_migrate_info(&resident_cpu_mpidr);
306532ed618SSoby Mathew 	if (rc != PSCI_TOS_NOT_UP_MIG_CAP && rc != PSCI_TOS_UP_MIG_CAP)
307532ed618SSoby Mathew 		return PSCI_E_INVALID_PARAMS;
308532ed618SSoby Mathew 
309532ed618SSoby Mathew 	return resident_cpu_mpidr;
310532ed618SSoby Mathew }
311532ed618SSoby Mathew 
31228d3d614SJeenu Viswambharan int psci_node_hw_state(u_register_t target_cpu,
31328d3d614SJeenu Viswambharan 		       unsigned int power_level)
31428d3d614SJeenu Viswambharan {
31528d3d614SJeenu Viswambharan 	int rc;
31628d3d614SJeenu Viswambharan 
31728d3d614SJeenu Viswambharan 	/* Validate target_cpu */
31828d3d614SJeenu Viswambharan 	rc = psci_validate_mpidr(target_cpu);
31928d3d614SJeenu Viswambharan 	if (rc != PSCI_E_SUCCESS)
32028d3d614SJeenu Viswambharan 		return PSCI_E_INVALID_PARAMS;
32128d3d614SJeenu Viswambharan 
32228d3d614SJeenu Viswambharan 	/* Validate power_level against PLAT_MAX_PWR_LVL */
32328d3d614SJeenu Viswambharan 	if (power_level > PLAT_MAX_PWR_LVL)
32428d3d614SJeenu Viswambharan 		return PSCI_E_INVALID_PARAMS;
32528d3d614SJeenu Viswambharan 
32628d3d614SJeenu Viswambharan 	/*
32728d3d614SJeenu Viswambharan 	 * Dispatch this call to platform to query power controller, and pass on
32828d3d614SJeenu Viswambharan 	 * to the caller what it returns
32928d3d614SJeenu Viswambharan 	 */
33028d3d614SJeenu Viswambharan 	assert(psci_plat_pm_ops->get_node_hw_state);
33128d3d614SJeenu Viswambharan 	rc = psci_plat_pm_ops->get_node_hw_state(target_cpu, power_level);
33228d3d614SJeenu Viswambharan 	assert((rc >= HW_ON && rc <= HW_STANDBY) || rc == PSCI_E_NOT_SUPPORTED
33328d3d614SJeenu Viswambharan 			|| rc == PSCI_E_INVALID_PARAMS);
33428d3d614SJeenu Viswambharan 	return rc;
33528d3d614SJeenu Viswambharan }
33628d3d614SJeenu Viswambharan 
337532ed618SSoby Mathew int psci_features(unsigned int psci_fid)
338532ed618SSoby Mathew {
339532ed618SSoby Mathew 	unsigned int local_caps = psci_caps;
340532ed618SSoby Mathew 
341532ed618SSoby Mathew 	/* Check if it is a 64 bit function */
342532ed618SSoby Mathew 	if (((psci_fid >> FUNCID_CC_SHIFT) & FUNCID_CC_MASK) == SMC_64)
343532ed618SSoby Mathew 		local_caps &= PSCI_CAP_64BIT_MASK;
344532ed618SSoby Mathew 
345532ed618SSoby Mathew 	/* Check for invalid fid */
346532ed618SSoby Mathew 	if (!(is_std_svc_call(psci_fid) && is_valid_fast_smc(psci_fid)
347532ed618SSoby Mathew 			&& is_psci_fid(psci_fid)))
348532ed618SSoby Mathew 		return PSCI_E_NOT_SUPPORTED;
349532ed618SSoby Mathew 
350532ed618SSoby Mathew 
351532ed618SSoby Mathew 	/* Check if the psci fid is supported or not */
352532ed618SSoby Mathew 	if (!(local_caps & define_psci_cap(psci_fid)))
353532ed618SSoby Mathew 		return PSCI_E_NOT_SUPPORTED;
354532ed618SSoby Mathew 
355532ed618SSoby Mathew 	/* Format the feature flags */
356532ed618SSoby Mathew 	if (psci_fid == PSCI_CPU_SUSPEND_AARCH32 ||
357532ed618SSoby Mathew 			psci_fid == PSCI_CPU_SUSPEND_AARCH64) {
358532ed618SSoby Mathew 		/*
359532ed618SSoby Mathew 		 * The trusted firmware does not support OS Initiated Mode.
360532ed618SSoby Mathew 		 */
361532ed618SSoby Mathew 		return (FF_PSTATE << FF_PSTATE_SHIFT) |
362532ed618SSoby Mathew 			((!FF_SUPPORTS_OS_INIT_MODE) << FF_MODE_SUPPORT_SHIFT);
363532ed618SSoby Mathew 	}
364532ed618SSoby Mathew 
365532ed618SSoby Mathew 	/* Return 0 for all other fid's */
366532ed618SSoby Mathew 	return PSCI_E_SUCCESS;
367532ed618SSoby Mathew }
368532ed618SSoby Mathew 
369532ed618SSoby Mathew /*******************************************************************************
370532ed618SSoby Mathew  * PSCI top level handler for servicing SMCs.
371532ed618SSoby Mathew  ******************************************************************************/
372cf0b1492SSoby Mathew u_register_t psci_smc_handler(uint32_t smc_fid,
373532ed618SSoby Mathew 			  u_register_t x1,
374532ed618SSoby Mathew 			  u_register_t x2,
375532ed618SSoby Mathew 			  u_register_t x3,
376532ed618SSoby Mathew 			  u_register_t x4,
377532ed618SSoby Mathew 			  void *cookie,
378532ed618SSoby Mathew 			  void *handle,
379532ed618SSoby Mathew 			  u_register_t flags)
380532ed618SSoby Mathew {
381532ed618SSoby Mathew 	if (is_caller_secure(flags))
382cf0b1492SSoby Mathew 		return SMC_UNK;
383532ed618SSoby Mathew 
384532ed618SSoby Mathew 	/* Check the fid against the capabilities */
385532ed618SSoby Mathew 	if (!(psci_caps & define_psci_cap(smc_fid)))
386cf0b1492SSoby Mathew 		return SMC_UNK;
387532ed618SSoby Mathew 
388532ed618SSoby Mathew 	if (((smc_fid >> FUNCID_CC_SHIFT) & FUNCID_CC_MASK) == SMC_32) {
389532ed618SSoby Mathew 		/* 32-bit PSCI function, clear top parameter bits */
390532ed618SSoby Mathew 
391532ed618SSoby Mathew 		x1 = (uint32_t)x1;
392532ed618SSoby Mathew 		x2 = (uint32_t)x2;
393532ed618SSoby Mathew 		x3 = (uint32_t)x3;
394532ed618SSoby Mathew 
395532ed618SSoby Mathew 		switch (smc_fid) {
396532ed618SSoby Mathew 		case PSCI_VERSION:
397cf0b1492SSoby Mathew 			return psci_version();
398532ed618SSoby Mathew 
399532ed618SSoby Mathew 		case PSCI_CPU_OFF:
400cf0b1492SSoby Mathew 			return psci_cpu_off();
401532ed618SSoby Mathew 
402532ed618SSoby Mathew 		case PSCI_CPU_SUSPEND_AARCH32:
403cf0b1492SSoby Mathew 			return psci_cpu_suspend(x1, x2, x3);
404532ed618SSoby Mathew 
405532ed618SSoby Mathew 		case PSCI_CPU_ON_AARCH32:
406cf0b1492SSoby Mathew 			return psci_cpu_on(x1, x2, x3);
407532ed618SSoby Mathew 
408532ed618SSoby Mathew 		case PSCI_AFFINITY_INFO_AARCH32:
409cf0b1492SSoby Mathew 			return psci_affinity_info(x1, x2);
410532ed618SSoby Mathew 
411532ed618SSoby Mathew 		case PSCI_MIG_AARCH32:
412cf0b1492SSoby Mathew 			return psci_migrate(x1);
413532ed618SSoby Mathew 
414532ed618SSoby Mathew 		case PSCI_MIG_INFO_TYPE:
415cf0b1492SSoby Mathew 			return psci_migrate_info_type();
416532ed618SSoby Mathew 
417532ed618SSoby Mathew 		case PSCI_MIG_INFO_UP_CPU_AARCH32:
418cf0b1492SSoby Mathew 			return psci_migrate_info_up_cpu();
419532ed618SSoby Mathew 
42028d3d614SJeenu Viswambharan 		case PSCI_NODE_HW_STATE_AARCH32:
42128d3d614SJeenu Viswambharan 			return psci_node_hw_state(x1, x2);
42228d3d614SJeenu Viswambharan 
423532ed618SSoby Mathew 		case PSCI_SYSTEM_SUSPEND_AARCH32:
424cf0b1492SSoby Mathew 			return psci_system_suspend(x1, x2);
425532ed618SSoby Mathew 
426532ed618SSoby Mathew 		case PSCI_SYSTEM_OFF:
427532ed618SSoby Mathew 			psci_system_off();
428532ed618SSoby Mathew 			/* We should never return from psci_system_off() */
429532ed618SSoby Mathew 
430532ed618SSoby Mathew 		case PSCI_SYSTEM_RESET:
431532ed618SSoby Mathew 			psci_system_reset();
432532ed618SSoby Mathew 			/* We should never return from psci_system_reset() */
433532ed618SSoby Mathew 
434532ed618SSoby Mathew 		case PSCI_FEATURES:
435cf0b1492SSoby Mathew 			return psci_features(x1);
436532ed618SSoby Mathew 
437532ed618SSoby Mathew #if ENABLE_PSCI_STAT
438532ed618SSoby Mathew 		case PSCI_STAT_RESIDENCY_AARCH32:
439cf0b1492SSoby Mathew 			return psci_stat_residency(x1, x2);
440532ed618SSoby Mathew 
441532ed618SSoby Mathew 		case PSCI_STAT_COUNT_AARCH32:
442cf0b1492SSoby Mathew 			return psci_stat_count(x1, x2);
443532ed618SSoby Mathew #endif
444532ed618SSoby Mathew 
445532ed618SSoby Mathew 		default:
446532ed618SSoby Mathew 			break;
447532ed618SSoby Mathew 		}
448532ed618SSoby Mathew 	} else {
449532ed618SSoby Mathew 		/* 64-bit PSCI function */
450532ed618SSoby Mathew 
451532ed618SSoby Mathew 		switch (smc_fid) {
452532ed618SSoby Mathew 		case PSCI_CPU_SUSPEND_AARCH64:
453cf0b1492SSoby Mathew 			return psci_cpu_suspend(x1, x2, x3);
454532ed618SSoby Mathew 
455532ed618SSoby Mathew 		case PSCI_CPU_ON_AARCH64:
456cf0b1492SSoby Mathew 			return psci_cpu_on(x1, x2, x3);
457532ed618SSoby Mathew 
458532ed618SSoby Mathew 		case PSCI_AFFINITY_INFO_AARCH64:
459cf0b1492SSoby Mathew 			return psci_affinity_info(x1, x2);
460532ed618SSoby Mathew 
461532ed618SSoby Mathew 		case PSCI_MIG_AARCH64:
462cf0b1492SSoby Mathew 			return psci_migrate(x1);
463532ed618SSoby Mathew 
464532ed618SSoby Mathew 		case PSCI_MIG_INFO_UP_CPU_AARCH64:
465cf0b1492SSoby Mathew 			return psci_migrate_info_up_cpu();
466532ed618SSoby Mathew 
46728d3d614SJeenu Viswambharan 		case PSCI_NODE_HW_STATE_AARCH64:
46828d3d614SJeenu Viswambharan 			return psci_node_hw_state(x1, x2);
46928d3d614SJeenu Viswambharan 
470532ed618SSoby Mathew 		case PSCI_SYSTEM_SUSPEND_AARCH64:
471cf0b1492SSoby Mathew 			return psci_system_suspend(x1, x2);
472532ed618SSoby Mathew 
473532ed618SSoby Mathew #if ENABLE_PSCI_STAT
474532ed618SSoby Mathew 		case PSCI_STAT_RESIDENCY_AARCH64:
475cf0b1492SSoby Mathew 			return psci_stat_residency(x1, x2);
476532ed618SSoby Mathew 
477532ed618SSoby Mathew 		case PSCI_STAT_COUNT_AARCH64:
478cf0b1492SSoby Mathew 			return psci_stat_count(x1, x2);
479532ed618SSoby Mathew #endif
480532ed618SSoby Mathew 
481532ed618SSoby Mathew 		default:
482532ed618SSoby Mathew 			break;
483532ed618SSoby Mathew 		}
484532ed618SSoby Mathew 	}
485532ed618SSoby Mathew 
486532ed618SSoby Mathew 	WARN("Unimplemented PSCI Call: 0x%x \n", smc_fid);
487cf0b1492SSoby Mathew 	return SMC_UNK;
488532ed618SSoby Mathew }
489