xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context_mgmt.c (revision d20052f33a3ee4ed7e72e6b0aab609a4db06570e)
1532ed618SSoby Mathew /*
2*d20052f3SZelalem Aweke  * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew  */
6532ed618SSoby Mathew 
7532ed618SSoby Mathew #include <assert.h>
840daecc1SAntonio Nino Diaz #include <stdbool.h>
9532ed618SSoby Mathew #include <string.h>
1009d40e0eSAntonio Nino Diaz 
1109d40e0eSAntonio Nino Diaz #include <platform_def.h>
1209d40e0eSAntonio Nino Diaz 
1309d40e0eSAntonio Nino Diaz #include <arch.h>
1409d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
15b7e398d6SSoby Mathew #include <arch_features.h>
1609d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1709d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1809d40e0eSAntonio Nino Diaz #include <context.h>
198b95e848SZelalem Aweke #include <drivers/arm/gicv3.h>
2009d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
2109d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h>
2209d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h>
23744ad974Sjohpow01 #include <lib/extensions/brbe.h>
2409d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h>
25dc78e62dSjohpow01 #include <lib/extensions/sme.h>
2609d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h>
2709d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h>
28d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h>
29813524eaSManish V Badarkhe #include <lib/extensions/trbe.h>
308fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h>
3109d40e0eSAntonio Nino Diaz #include <lib/utils.h>
32532ed618SSoby Mathew 
33781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
34781d07a4SJayanth Dodderi Chidanand /* Make sure delay value fits within the range(0-15) */
35781d07a4SJayanth Dodderi Chidanand CASSERT(((TWED_DELAY & ~SCR_TWEDEL_MASK) == 0U), assert_twed_delay_value_check);
36781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
37532ed618SSoby Mathew 
38781d07a4SJayanth Dodderi Chidanand static void manage_extensions_secure(cpu_context_t *ctx);
39b515f541SZelalem Aweke 
40b515f541SZelalem Aweke static void setup_el1_context(cpu_context_t *ctx, const struct entry_point_info *ep)
41b515f541SZelalem Aweke {
42b515f541SZelalem Aweke 	u_register_t sctlr_elx, actlr_elx;
43b515f541SZelalem Aweke 
44b515f541SZelalem Aweke 	/*
45b515f541SZelalem Aweke 	 * Initialise SCTLR_EL1 to the reset value corresponding to the target
46b515f541SZelalem Aweke 	 * execution state setting all fields rather than relying on the hw.
47b515f541SZelalem Aweke 	 * Some fields have architecturally UNKNOWN reset values and these are
48b515f541SZelalem Aweke 	 * set to zero.
49b515f541SZelalem Aweke 	 *
50b515f541SZelalem Aweke 	 * SCTLR.EE: Endianness is taken from the entrypoint attributes.
51b515f541SZelalem Aweke 	 *
52b515f541SZelalem Aweke 	 * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as
53b515f541SZelalem Aweke 	 * required by PSCI specification)
54b515f541SZelalem Aweke 	 */
55b515f541SZelalem Aweke 	sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
56b515f541SZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
57b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_EL1_RES1;
58b515f541SZelalem Aweke 	} else {
59b515f541SZelalem Aweke 		/*
60b515f541SZelalem Aweke 		 * If the target execution state is AArch32 then the following
61b515f541SZelalem Aweke 		 * fields need to be set.
62b515f541SZelalem Aweke 		 *
63b515f541SZelalem Aweke 		 * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE
64b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
65b515f541SZelalem Aweke 		 *
66b515f541SZelalem Aweke 		 * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI
67b515f541SZelalem Aweke 		 *  instructions are not trapped to EL1.
68b515f541SZelalem Aweke 		 *
69b515f541SZelalem Aweke 		 * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the
70b515f541SZelalem Aweke 		 *  CP15DMB, CP15DSB, and CP15ISB instructions.
71b515f541SZelalem Aweke 		 */
72b515f541SZelalem Aweke 		sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT
73b515f541SZelalem Aweke 					| SCTLR_NTWI_BIT | SCTLR_NTWE_BIT;
74b515f541SZelalem Aweke 	}
75b515f541SZelalem Aweke 
76b515f541SZelalem Aweke #if ERRATA_A75_764081
77b515f541SZelalem Aweke 	/*
78b515f541SZelalem Aweke 	 * If workaround of errata 764081 for Cortex-A75 is used then set
79b515f541SZelalem Aweke 	 * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier.
80b515f541SZelalem Aweke 	 */
81b515f541SZelalem Aweke 	sctlr_elx |= SCTLR_IESB_BIT;
82b515f541SZelalem Aweke #endif
83b515f541SZelalem Aweke 	/* Store the initialised SCTLR_EL1 value in the cpu_context */
84b515f541SZelalem Aweke 	write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx);
85b515f541SZelalem Aweke 
86b515f541SZelalem Aweke 	/*
87b515f541SZelalem Aweke 	 * Base the context ACTLR_EL1 on the current value, as it is
88b515f541SZelalem Aweke 	 * implementation defined. The context restore process will write
89b515f541SZelalem Aweke 	 * the value from the context to the actual register and can cause
90b515f541SZelalem Aweke 	 * problems for processor cores that don't expect certain bits to
91b515f541SZelalem Aweke 	 * be zero.
92b515f541SZelalem Aweke 	 */
93b515f541SZelalem Aweke 	actlr_elx = read_actlr_el1();
94b515f541SZelalem Aweke 	write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx));
95b515f541SZelalem Aweke }
96b515f541SZelalem Aweke 
972bbad1d1SZelalem Aweke /******************************************************************************
982bbad1d1SZelalem Aweke  * This function performs initializations that are specific to SECURE state
992bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1002bbad1d1SZelalem Aweke  *****************************************************************************/
1012bbad1d1SZelalem Aweke static void setup_secure_context(cpu_context_t *ctx, const struct entry_point_info *ep)
102532ed618SSoby Mathew {
1032bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1042bbad1d1SZelalem Aweke 	el3_state_t *state;
1052bbad1d1SZelalem Aweke 
1062bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1072bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1082bbad1d1SZelalem Aweke 
1092bbad1d1SZelalem Aweke #if defined(IMAGE_BL31) && !defined(SPD_spmd)
110532ed618SSoby Mathew 	/*
1112bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
1122bbad1d1SZelalem Aweke 	 * indicated by the interrupt routing model for BL31.
113532ed618SSoby Mathew 	 */
1142bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(SECURE);
1152bbad1d1SZelalem Aweke #endif
1162bbad1d1SZelalem Aweke 
1172bbad1d1SZelalem Aweke #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS
1182bbad1d1SZelalem Aweke 	/* Get Memory Tagging Extension support level */
1192bbad1d1SZelalem Aweke 	unsigned int mte = get_armv8_5_mte_support();
1202bbad1d1SZelalem Aweke #endif
1212bbad1d1SZelalem Aweke 	/*
1222bbad1d1SZelalem Aweke 	 * Allow access to Allocation Tags when CTX_INCLUDE_MTE_REGS
1232bbad1d1SZelalem Aweke 	 * is set, or when MTE is only implemented at EL0.
1242bbad1d1SZelalem Aweke 	 */
1252bbad1d1SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
1262bbad1d1SZelalem Aweke 	assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY));
1272bbad1d1SZelalem Aweke 	scr_el3 |= SCR_ATA_BIT;
1282bbad1d1SZelalem Aweke #else
1292bbad1d1SZelalem Aweke 	if (mte == MTE_IMPLEMENTED_EL0) {
1302bbad1d1SZelalem Aweke 		scr_el3 |= SCR_ATA_BIT;
1312bbad1d1SZelalem Aweke 	}
1322bbad1d1SZelalem Aweke #endif /* CTX_INCLUDE_MTE_REGS */
1332bbad1d1SZelalem Aweke 
1342bbad1d1SZelalem Aweke 	/* Enable S-EL2 if the next EL is EL2 and S-EL2 is present */
1352bbad1d1SZelalem Aweke 	if ((GET_EL(ep->spsr) == MODE_EL2) && is_armv8_4_sel2_present()) {
1362bbad1d1SZelalem Aweke 		if (GET_RW(ep->spsr) != MODE_RW_64) {
1372bbad1d1SZelalem Aweke 			ERROR("S-EL2 can not be used in AArch32\n.");
1382bbad1d1SZelalem Aweke 			panic();
1392bbad1d1SZelalem Aweke 		}
1402bbad1d1SZelalem Aweke 
1412bbad1d1SZelalem Aweke 		scr_el3 |= SCR_EEL2_BIT;
1422bbad1d1SZelalem Aweke 	}
1432bbad1d1SZelalem Aweke 
1442bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1452bbad1d1SZelalem Aweke 
146b515f541SZelalem Aweke 	/*
147b515f541SZelalem Aweke 	 * Initialize EL1 context registers unless SPMC is running
148b515f541SZelalem Aweke 	 * at S-EL2.
149b515f541SZelalem Aweke 	 */
150b515f541SZelalem Aweke #if !SPMD_SPM_AT_SEL2
151b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
152b515f541SZelalem Aweke #endif
153b515f541SZelalem Aweke 
1542bbad1d1SZelalem Aweke 	manage_extensions_secure(ctx);
1552bbad1d1SZelalem Aweke }
1562bbad1d1SZelalem Aweke 
1572bbad1d1SZelalem Aweke #if ENABLE_RME
1582bbad1d1SZelalem Aweke /******************************************************************************
1592bbad1d1SZelalem Aweke  * This function performs initializations that are specific to REALM state
1602bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1612bbad1d1SZelalem Aweke  *****************************************************************************/
1622bbad1d1SZelalem Aweke static void setup_realm_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1632bbad1d1SZelalem Aweke {
1642bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1652bbad1d1SZelalem Aweke 	el3_state_t *state;
1662bbad1d1SZelalem Aweke 
1672bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1682bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1692bbad1d1SZelalem Aweke 
1702bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT | SCR_NSE_BIT | SCR_EnSCXT_BIT;
1712bbad1d1SZelalem Aweke 
1722bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1732bbad1d1SZelalem Aweke }
1742bbad1d1SZelalem Aweke #endif /* ENABLE_RME */
1752bbad1d1SZelalem Aweke 
1762bbad1d1SZelalem Aweke /******************************************************************************
1772bbad1d1SZelalem Aweke  * This function performs initializations that are specific to NON-SECURE state
1782bbad1d1SZelalem Aweke  * and updates the cpu context specified by 'ctx'.
1792bbad1d1SZelalem Aweke  *****************************************************************************/
1802bbad1d1SZelalem Aweke static void setup_ns_context(cpu_context_t *ctx, const struct entry_point_info *ep)
1812bbad1d1SZelalem Aweke {
1822bbad1d1SZelalem Aweke 	u_register_t scr_el3;
1832bbad1d1SZelalem Aweke 	el3_state_t *state;
1842bbad1d1SZelalem Aweke 
1852bbad1d1SZelalem Aweke 	state = get_el3state_ctx(ctx);
1862bbad1d1SZelalem Aweke 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1872bbad1d1SZelalem Aweke 
1882bbad1d1SZelalem Aweke 	/* SCR_NS: Set the NS bit */
1892bbad1d1SZelalem Aweke 	scr_el3 |= SCR_NS_BIT;
1902bbad1d1SZelalem Aweke 
1912bbad1d1SZelalem Aweke #if !CTX_INCLUDE_PAUTH_REGS
1922bbad1d1SZelalem Aweke 	/*
1932bbad1d1SZelalem Aweke 	 * If the pointer authentication registers aren't saved during world
1942bbad1d1SZelalem Aweke 	 * switches the value of the registers can be leaked from the Secure to
1952bbad1d1SZelalem Aweke 	 * the Non-secure world. To prevent this, rather than enabling pointer
1962bbad1d1SZelalem Aweke 	 * authentication everywhere, we only enable it in the Non-secure world.
1972bbad1d1SZelalem Aweke 	 *
1982bbad1d1SZelalem Aweke 	 * If the Secure world wants to use pointer authentication,
1992bbad1d1SZelalem Aweke 	 * CTX_INCLUDE_PAUTH_REGS must be set to 1.
2002bbad1d1SZelalem Aweke 	 */
2012bbad1d1SZelalem Aweke 	scr_el3 |= SCR_API_BIT | SCR_APK_BIT;
2022bbad1d1SZelalem Aweke #endif /* !CTX_INCLUDE_PAUTH_REGS */
2032bbad1d1SZelalem Aweke 
2042bbad1d1SZelalem Aweke 	/* Allow access to Allocation Tags when MTE is implemented. */
2052bbad1d1SZelalem Aweke 	scr_el3 |= SCR_ATA_BIT;
2062bbad1d1SZelalem Aweke 
2072bbad1d1SZelalem Aweke #ifdef IMAGE_BL31
2082bbad1d1SZelalem Aweke 	/*
2092bbad1d1SZelalem Aweke 	 * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as
2102bbad1d1SZelalem Aweke 	 *  indicated by the interrupt routing model for BL31.
2112bbad1d1SZelalem Aweke 	 */
2122bbad1d1SZelalem Aweke 	scr_el3 |= get_scr_el3_from_routing_model(NON_SECURE);
2132bbad1d1SZelalem Aweke #endif
2142bbad1d1SZelalem Aweke 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
2158b95e848SZelalem Aweke 
216b515f541SZelalem Aweke 	/* Initialize EL1 context registers */
217b515f541SZelalem Aweke 	setup_el1_context(ctx, ep);
218b515f541SZelalem Aweke 
2198b95e848SZelalem Aweke 	/* Initialize EL2 context registers */
2208b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS
2218b95e848SZelalem Aweke 
2228b95e848SZelalem Aweke 	/*
2238b95e848SZelalem Aweke 	 * Initialize SCTLR_EL2 context register using Endianness value
2248b95e848SZelalem Aweke 	 * taken from the entrypoint attribute.
2258b95e848SZelalem Aweke 	 */
2268b95e848SZelalem Aweke 	u_register_t sctlr_el2 = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0UL;
2278b95e848SZelalem Aweke 	sctlr_el2 |= SCTLR_EL2_RES1;
2288b95e848SZelalem Aweke 	write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_SCTLR_EL2,
2298b95e848SZelalem Aweke 			sctlr_el2);
2308b95e848SZelalem Aweke 
2318b95e848SZelalem Aweke 	/*
2328b95e848SZelalem Aweke 	 * The GICv3 driver initializes the ICC_SRE_EL2 register during
2338b95e848SZelalem Aweke 	 * platform setup. Use the same setting for the corresponding
2348b95e848SZelalem Aweke 	 * context register to make sure the correct bits are set when
2358b95e848SZelalem Aweke 	 * restoring NS context.
2368b95e848SZelalem Aweke 	 */
2378b95e848SZelalem Aweke 	u_register_t icc_sre_el2 = read_icc_sre_el2();
2388b95e848SZelalem Aweke 	icc_sre_el2 |= (ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT);
2398b95e848SZelalem Aweke 	icc_sre_el2 |= (ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT);
2408b95e848SZelalem Aweke 	write_ctx_reg(get_el2_sysregs_ctx(ctx), CTX_ICC_SRE_EL2,
2418b95e848SZelalem Aweke 			icc_sre_el2);
2428b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */
243532ed618SSoby Mathew }
244532ed618SSoby Mathew 
245532ed618SSoby Mathew /*******************************************************************************
2462bbad1d1SZelalem Aweke  * The following function performs initialization of the cpu_context 'ctx'
2472bbad1d1SZelalem Aweke  * for first use that is common to all security states, and sets the
2482bbad1d1SZelalem Aweke  * initial entrypoint state as specified by the entry_point_info structure.
249532ed618SSoby Mathew  *
2508aabea33SPaul Beesley  * The EE and ST attributes are used to configure the endianness and secure
251532ed618SSoby Mathew  * timer availability for the new execution context.
252532ed618SSoby Mathew  ******************************************************************************/
2532bbad1d1SZelalem Aweke static void setup_context_common(cpu_context_t *ctx, const entry_point_info_t *ep)
254532ed618SSoby Mathew {
255f1be00daSLouis Mayencourt 	u_register_t scr_el3;
256532ed618SSoby Mathew 	el3_state_t *state;
257532ed618SSoby Mathew 	gp_regs_t *gp_regs;
258532ed618SSoby Mathew 
259532ed618SSoby Mathew 	/* Clear any residual register values from the context */
26032f0d3c6SDouglas Raillard 	zeromem(ctx, sizeof(*ctx));
261532ed618SSoby Mathew 
262532ed618SSoby Mathew 	/*
26318f2efd6SDavid Cunado 	 * SCR_EL3 was initialised during reset sequence in macro
26418f2efd6SDavid Cunado 	 * el3_arch_init_common. This code modifies the SCR_EL3 fields that
26518f2efd6SDavid Cunado 	 * affect the next EL.
26618f2efd6SDavid Cunado 	 *
26718f2efd6SDavid Cunado 	 * The following fields are initially set to zero and then updated to
26818f2efd6SDavid Cunado 	 * the required value depending on the state of the SPSR_EL3 and the
26918f2efd6SDavid Cunado 	 * Security state and entrypoint attributes of the next EL.
270532ed618SSoby Mathew 	 */
271f1be00daSLouis Mayencourt 	scr_el3 = read_scr();
272532ed618SSoby Mathew 	scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT |
2732bbad1d1SZelalem Aweke 			SCR_ST_BIT | SCR_HCE_BIT | SCR_NSE_BIT);
274c5ea4f8aSZelalem Aweke 
27518f2efd6SDavid Cunado 	/*
27618f2efd6SDavid Cunado 	 * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next
27718f2efd6SDavid Cunado 	 *  Exception level as specified by SPSR.
27818f2efd6SDavid Cunado 	 */
279c5ea4f8aSZelalem Aweke 	if (GET_RW(ep->spsr) == MODE_RW_64) {
280532ed618SSoby Mathew 		scr_el3 |= SCR_RW_BIT;
281c5ea4f8aSZelalem Aweke 	}
2822bbad1d1SZelalem Aweke 
28318f2efd6SDavid Cunado 	/*
28418f2efd6SDavid Cunado 	 * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical
28518f2efd6SDavid Cunado 	 * Secure timer registers to EL3, from AArch64 state only, if specified
286b515f541SZelalem Aweke 	 * by the entrypoint attributes. If SEL2 is present and enabled, the ST
287b515f541SZelalem Aweke 	 * bit always behaves as 1 (i.e. secure physical timer register access
288b515f541SZelalem Aweke 	 * is not trapped)
28918f2efd6SDavid Cunado 	 */
290c5ea4f8aSZelalem Aweke 	if (EP_GET_ST(ep->h.attr) != 0U) {
291532ed618SSoby Mathew 		scr_el3 |= SCR_ST_BIT;
292c5ea4f8aSZelalem Aweke 	}
293532ed618SSoby Mathew 
294cb4ec47bSjohpow01 	/*
295cb4ec47bSjohpow01 	 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting
296cb4ec47bSjohpow01 	 * SCR_EL3.HXEn.
297cb4ec47bSjohpow01 	 */
298cb4ec47bSjohpow01 #if ENABLE_FEAT_HCX
299cb4ec47bSjohpow01 	scr_el3 |= SCR_HXEn_BIT;
300cb4ec47bSjohpow01 #endif
301cb4ec47bSjohpow01 
302fbc44bd1SVarun Wadekar #if RAS_TRAP_LOWER_EL_ERR_ACCESS
303fbc44bd1SVarun Wadekar 	/*
304fbc44bd1SVarun Wadekar 	 * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR
305fbc44bd1SVarun Wadekar 	 * and RAS ERX registers from EL1 and EL2 are trapped to EL3.
306fbc44bd1SVarun Wadekar 	 */
307fbc44bd1SVarun Wadekar 	scr_el3 |= SCR_TERR_BIT;
308fbc44bd1SVarun Wadekar #endif
309fbc44bd1SVarun Wadekar 
31024f671f3SJulius Werner #if !HANDLE_EA_EL3_FIRST
31118f2efd6SDavid Cunado 	/*
31218f2efd6SDavid Cunado 	 * SCR_EL3.EA: Do not route External Abort and SError Interrupt External
31318f2efd6SDavid Cunado 	 * to EL3 when executing at a lower EL. When executing at EL3, External
31418f2efd6SDavid Cunado 	 * Aborts are taken to EL3.
31518f2efd6SDavid Cunado 	 */
316532ed618SSoby Mathew 	scr_el3 &= ~SCR_EA_BIT;
317532ed618SSoby Mathew #endif
318532ed618SSoby Mathew 
3191a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT
3201a7c1cfeSJeenu Viswambharan 	/* Enable fault injection from lower ELs */
3211a7c1cfeSJeenu Viswambharan 	scr_el3 |= SCR_FIEN_BIT;
3221a7c1cfeSJeenu Viswambharan #endif
3231a7c1cfeSJeenu Viswambharan 
3245283962eSAntonio Nino Diaz 	/*
3252bbad1d1SZelalem Aweke 	 * CPTR_EL3 was initialized out of reset, copy that value to the
3262bbad1d1SZelalem Aweke 	 * context register.
3275283962eSAntonio Nino Diaz 	 */
32868ac5ed0SArunachalam Ganapathy 	write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3());
329532ed618SSoby Mathew 
330532ed618SSoby Mathew 	/*
33118f2efd6SDavid Cunado 	 * SCR_EL3.HCE: Enable HVC instructions if next execution state is
33218f2efd6SDavid Cunado 	 * AArch64 and next EL is EL2, or if next execution state is AArch32 and
33318f2efd6SDavid Cunado 	 * next mode is Hyp.
334110ee433SJimmy Brisson 	 * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the
335110ee433SJimmy Brisson 	 * same conditions as HVC instructions and when the processor supports
336110ee433SJimmy Brisson 	 * ARMv8.6-FGT.
33729d0ee54SJimmy Brisson 	 * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV)
33829d0ee54SJimmy Brisson 	 * CNTPOFF_EL2 register under the same conditions as HVC instructions
33929d0ee54SJimmy Brisson 	 * and when the processor supports ECV.
340532ed618SSoby Mathew 	 */
341a0fee747SAntonio Nino Diaz 	if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2))
342a0fee747SAntonio Nino Diaz 	    || ((GET_RW(ep->spsr) != MODE_RW_64)
343a0fee747SAntonio Nino Diaz 		&& (GET_M32(ep->spsr) == MODE32_hyp))) {
344532ed618SSoby Mathew 		scr_el3 |= SCR_HCE_BIT;
345110ee433SJimmy Brisson 
346110ee433SJimmy Brisson 		if (is_armv8_6_fgt_present()) {
347110ee433SJimmy Brisson 			scr_el3 |= SCR_FGTEN_BIT;
348110ee433SJimmy Brisson 		}
34929d0ee54SJimmy Brisson 
35029d0ee54SJimmy Brisson 		if (get_armv8_6_ecv_support()
35129d0ee54SJimmy Brisson 		    == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) {
35229d0ee54SJimmy Brisson 			scr_el3 |= SCR_ECVEN_BIT;
35329d0ee54SJimmy Brisson 		}
354532ed618SSoby Mathew 	}
355532ed618SSoby Mathew 
356781d07a4SJayanth Dodderi Chidanand #if ENABLE_FEAT_TWED
3576cac724dSjohpow01 	/* Enable WFE trap delay in SCR_EL3 if supported and configured */
3586cac724dSjohpow01 	/* Set delay in SCR_EL3 */
3596cac724dSjohpow01 	scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT);
360781d07a4SJayanth Dodderi Chidanand 	scr_el3 |= ((TWED_DELAY & SCR_TWEDEL_MASK)
3616cac724dSjohpow01 			<< SCR_TWEDEL_SHIFT);
3626cac724dSjohpow01 
3636cac724dSjohpow01 	/* Enable WFE delay */
3646cac724dSjohpow01 	scr_el3 |= SCR_TWEDEn_BIT;
365781d07a4SJayanth Dodderi Chidanand #endif /* ENABLE_FEAT_TWED */
3666cac724dSjohpow01 
36718f2efd6SDavid Cunado 	/*
368e290a8fcSAlexei Fedorov 	 * Populate EL3 state so that we've the right context
369e290a8fcSAlexei Fedorov 	 * before doing ERET
3703e61b2b5SDavid Cunado 	 */
371532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
372532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
373532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, ep->pc);
374532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr);
375532ed618SSoby Mathew 
376532ed618SSoby Mathew 	/*
377532ed618SSoby Mathew 	 * Store the X0-X7 value from the entrypoint into the context
378532ed618SSoby Mathew 	 * Use memcpy as we are in control of the layout of the structures
379532ed618SSoby Mathew 	 */
380532ed618SSoby Mathew 	gp_regs = get_gpregs_ctx(ctx);
381532ed618SSoby Mathew 	memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t));
382532ed618SSoby Mathew }
383532ed618SSoby Mathew 
384532ed618SSoby Mathew /*******************************************************************************
3852bbad1d1SZelalem Aweke  * Context management library initialization routine. This library is used by
3862bbad1d1SZelalem Aweke  * runtime services to share pointers to 'cpu_context' structures for secure
3872bbad1d1SZelalem Aweke  * non-secure and realm states. Management of the structures and their associated
3882bbad1d1SZelalem Aweke  * memory is not done by the context management library e.g. the PSCI service
3892bbad1d1SZelalem Aweke  * manages the cpu context used for entry from and exit to the non-secure state.
3902bbad1d1SZelalem Aweke  * The Secure payload dispatcher service manages the context(s) corresponding to
3912bbad1d1SZelalem Aweke  * the secure state. It also uses this library to get access to the non-secure
3922bbad1d1SZelalem Aweke  * state cpu context pointers.
3932bbad1d1SZelalem Aweke  * Lastly, this library provides the API to make SP_EL3 point to the cpu context
3942bbad1d1SZelalem Aweke  * which will be used for programming an entry into a lower EL. The same context
3952bbad1d1SZelalem Aweke  * will be used to save state upon exception entry from that EL.
3962bbad1d1SZelalem Aweke  ******************************************************************************/
3972bbad1d1SZelalem Aweke void __init cm_init(void)
3982bbad1d1SZelalem Aweke {
3992bbad1d1SZelalem Aweke 	/*
4002bbad1d1SZelalem Aweke 	 * The context management library has only global data to intialize, but
4012bbad1d1SZelalem Aweke 	 * that will be done when the BSS is zeroed out.
4022bbad1d1SZelalem Aweke 	 */
4032bbad1d1SZelalem Aweke }
4042bbad1d1SZelalem Aweke 
4052bbad1d1SZelalem Aweke /*******************************************************************************
4062bbad1d1SZelalem Aweke  * This is the high-level function used to initialize the cpu_context 'ctx' for
4072bbad1d1SZelalem Aweke  * first use. It performs initializations that are common to all security states
4082bbad1d1SZelalem Aweke  * and initializations specific to the security state specified in 'ep'
4092bbad1d1SZelalem Aweke  ******************************************************************************/
4102bbad1d1SZelalem Aweke void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep)
4112bbad1d1SZelalem Aweke {
4122bbad1d1SZelalem Aweke 	unsigned int security_state;
4132bbad1d1SZelalem Aweke 
4142bbad1d1SZelalem Aweke 	assert(ctx != NULL);
4152bbad1d1SZelalem Aweke 
4162bbad1d1SZelalem Aweke 	/*
4172bbad1d1SZelalem Aweke 	 * Perform initializations that are common
4182bbad1d1SZelalem Aweke 	 * to all security states
4192bbad1d1SZelalem Aweke 	 */
4202bbad1d1SZelalem Aweke 	setup_context_common(ctx, ep);
4212bbad1d1SZelalem Aweke 
4222bbad1d1SZelalem Aweke 	security_state = GET_SECURITY_STATE(ep->h.attr);
4232bbad1d1SZelalem Aweke 
4242bbad1d1SZelalem Aweke 	/* Perform security state specific initializations */
4252bbad1d1SZelalem Aweke 	switch (security_state) {
4262bbad1d1SZelalem Aweke 	case SECURE:
4272bbad1d1SZelalem Aweke 		setup_secure_context(ctx, ep);
4282bbad1d1SZelalem Aweke 		break;
4292bbad1d1SZelalem Aweke #if ENABLE_RME
4302bbad1d1SZelalem Aweke 	case REALM:
4312bbad1d1SZelalem Aweke 		setup_realm_context(ctx, ep);
4322bbad1d1SZelalem Aweke 		break;
4332bbad1d1SZelalem Aweke #endif
4342bbad1d1SZelalem Aweke 	case NON_SECURE:
4352bbad1d1SZelalem Aweke 		setup_ns_context(ctx, ep);
4362bbad1d1SZelalem Aweke 		break;
4372bbad1d1SZelalem Aweke 	default:
4382bbad1d1SZelalem Aweke 		ERROR("Invalid security state\n");
4392bbad1d1SZelalem Aweke 		panic();
4402bbad1d1SZelalem Aweke 		break;
4412bbad1d1SZelalem Aweke 	}
4422bbad1d1SZelalem Aweke }
4432bbad1d1SZelalem Aweke 
4442bbad1d1SZelalem Aweke /*******************************************************************************
4450fd0f222SDimitris Papastamos  * Enable architecture extensions on first entry to Non-secure world.
4460fd0f222SDimitris Papastamos  * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise
4470fd0f222SDimitris Papastamos  * it is zero.
4480fd0f222SDimitris Papastamos  ******************************************************************************/
449dc78e62dSjohpow01 static void manage_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx)
4500fd0f222SDimitris Papastamos {
4510fd0f222SDimitris Papastamos #if IMAGE_BL31
452281a08ccSDimitris Papastamos #if ENABLE_SPE_FOR_LOWER_ELS
453281a08ccSDimitris Papastamos 	spe_enable(el2_unused);
454281a08ccSDimitris Papastamos #endif
455380559c1SDimitris Papastamos 
456380559c1SDimitris Papastamos #if ENABLE_AMU
45768ac5ed0SArunachalam Ganapathy 	amu_enable(el2_unused, ctx);
45868ac5ed0SArunachalam Ganapathy #endif
45968ac5ed0SArunachalam Ganapathy 
460dc78e62dSjohpow01 #if ENABLE_SME_FOR_NS
461dc78e62dSjohpow01 	/* Enable SME, SVE, and FPU/SIMD for non-secure world. */
462dc78e62dSjohpow01 	sme_enable(ctx);
463dc78e62dSjohpow01 #elif ENABLE_SVE_FOR_NS
464dc78e62dSjohpow01 	/* Enable SVE and FPU/SIMD for non-secure world. */
46568ac5ed0SArunachalam Ganapathy 	sve_enable(ctx);
466380559c1SDimitris Papastamos #endif
4671a853370SDavid Cunado 
4685f835918SJeenu Viswambharan #if ENABLE_MPAM_FOR_LOWER_ELS
4695f835918SJeenu Viswambharan 	mpam_enable(el2_unused);
4705f835918SJeenu Viswambharan #endif
471813524eaSManish V Badarkhe 
472813524eaSManish V Badarkhe #if ENABLE_TRBE_FOR_NS
473813524eaSManish V Badarkhe 	trbe_enable();
474813524eaSManish V Badarkhe #endif /* ENABLE_TRBE_FOR_NS */
475813524eaSManish V Badarkhe 
476744ad974Sjohpow01 #if ENABLE_BRBE_FOR_NS
477744ad974Sjohpow01 	brbe_enable();
478744ad974Sjohpow01 #endif /* ENABLE_BRBE_FOR_NS */
479744ad974Sjohpow01 
480d4582d30SManish V Badarkhe #if ENABLE_SYS_REG_TRACE_FOR_NS
481d4582d30SManish V Badarkhe 	sys_reg_trace_enable(ctx);
482d4582d30SManish V Badarkhe #endif /* ENABLE_SYS_REG_TRACE_FOR_NS */
483d4582d30SManish V Badarkhe 
4848fcd3d96SManish V Badarkhe #if ENABLE_TRF_FOR_NS
4858fcd3d96SManish V Badarkhe 	trf_enable();
4868fcd3d96SManish V Badarkhe #endif /* ENABLE_TRF_FOR_NS */
4870fd0f222SDimitris Papastamos #endif
4880fd0f222SDimitris Papastamos }
4890fd0f222SDimitris Papastamos 
4900fd0f222SDimitris Papastamos /*******************************************************************************
49168ac5ed0SArunachalam Ganapathy  * Enable architecture extensions on first entry to Secure world.
49268ac5ed0SArunachalam Ganapathy  ******************************************************************************/
493dc78e62dSjohpow01 static void manage_extensions_secure(cpu_context_t *ctx)
49468ac5ed0SArunachalam Ganapathy {
49568ac5ed0SArunachalam Ganapathy #if IMAGE_BL31
496dc78e62dSjohpow01  #if ENABLE_SME_FOR_NS
497dc78e62dSjohpow01   #if ENABLE_SME_FOR_SWD
498dc78e62dSjohpow01 	/*
499dc78e62dSjohpow01 	 * Enable SME, SVE, FPU/SIMD in secure context, secure manager must
500dc78e62dSjohpow01 	 * ensure SME, SVE, and FPU/SIMD context properly managed.
501dc78e62dSjohpow01 	 */
502dc78e62dSjohpow01 	sme_enable(ctx);
503dc78e62dSjohpow01   #else /* ENABLE_SME_FOR_SWD */
504dc78e62dSjohpow01 	/*
505dc78e62dSjohpow01 	 * Disable SME, SVE, FPU/SIMD in secure context so non-secure world can
506dc78e62dSjohpow01 	 * safely use the associated registers.
507dc78e62dSjohpow01 	 */
508dc78e62dSjohpow01 	sme_disable(ctx);
509dc78e62dSjohpow01   #endif /* ENABLE_SME_FOR_SWD */
510dc78e62dSjohpow01  #elif ENABLE_SVE_FOR_NS
51168ac5ed0SArunachalam Ganapathy   #if ENABLE_SVE_FOR_SWD
512dc78e62dSjohpow01 	/*
513dc78e62dSjohpow01 	 * Enable SVE and FPU in secure context, secure manager must ensure that
514dc78e62dSjohpow01 	 * the SVE and FPU register contexts are properly managed.
515dc78e62dSjohpow01 	 */
51668ac5ed0SArunachalam Ganapathy 	sve_enable(ctx);
517dc78e62dSjohpow01  #else /* ENABLE_SVE_FOR_SWD */
518dc78e62dSjohpow01 	/*
519dc78e62dSjohpow01 	 * Disable SVE and FPU in secure context so non-secure world can safely
520dc78e62dSjohpow01 	 * use them.
521dc78e62dSjohpow01 	 */
522dc78e62dSjohpow01 	sve_disable(ctx);
523dc78e62dSjohpow01   #endif /* ENABLE_SVE_FOR_SWD */
524dc78e62dSjohpow01  #endif /* ENABLE_SVE_FOR_NS */
525dc78e62dSjohpow01 #endif /* IMAGE_BL31 */
52668ac5ed0SArunachalam Ganapathy }
52768ac5ed0SArunachalam Ganapathy 
52868ac5ed0SArunachalam Ganapathy /*******************************************************************************
529532ed618SSoby Mathew  * The following function initializes the cpu_context for a CPU specified by
530532ed618SSoby Mathew  * its `cpu_idx` for first use, and sets the initial entrypoint state as
531532ed618SSoby Mathew  * specified by the entry_point_info structure.
532532ed618SSoby Mathew  ******************************************************************************/
533532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx,
534532ed618SSoby Mathew 			      const entry_point_info_t *ep)
535532ed618SSoby Mathew {
536532ed618SSoby Mathew 	cpu_context_t *ctx;
537532ed618SSoby Mathew 	ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr));
5381634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
539532ed618SSoby Mathew }
540532ed618SSoby Mathew 
541532ed618SSoby Mathew /*******************************************************************************
542532ed618SSoby Mathew  * The following function initializes the cpu_context for the current CPU
543532ed618SSoby Mathew  * for first use, and sets the initial entrypoint state as specified by the
544532ed618SSoby Mathew  * entry_point_info structure.
545532ed618SSoby Mathew  ******************************************************************************/
546532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep)
547532ed618SSoby Mathew {
548532ed618SSoby Mathew 	cpu_context_t *ctx;
549532ed618SSoby Mathew 	ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr));
5501634cae8SAntonio Nino Diaz 	cm_setup_context(ctx, ep);
551532ed618SSoby Mathew }
552532ed618SSoby Mathew 
553532ed618SSoby Mathew /*******************************************************************************
554c5ea4f8aSZelalem Aweke  * Prepare the CPU system registers for first entry into realm, secure, or
555c5ea4f8aSZelalem Aweke  * normal world.
556532ed618SSoby Mathew  *
557532ed618SSoby Mathew  * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized
558532ed618SSoby Mathew  * If execution is requested to non-secure EL1 or svc mode, and the CPU supports
559532ed618SSoby Mathew  * EL2 then EL2 is disabled by configuring all necessary EL2 registers.
560532ed618SSoby Mathew  * For all entries, the EL1 registers are initialized from the cpu_context
561532ed618SSoby Mathew  ******************************************************************************/
562532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state)
563532ed618SSoby Mathew {
564f1be00daSLouis Mayencourt 	u_register_t sctlr_elx, scr_el3, mdcr_el2;
565532ed618SSoby Mathew 	cpu_context_t *ctx = cm_get_context(security_state);
56640daecc1SAntonio Nino Diaz 	bool el2_unused = false;
567a0fee747SAntonio Nino Diaz 	uint64_t hcr_el2 = 0U;
568532ed618SSoby Mathew 
569a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
570532ed618SSoby Mathew 
571532ed618SSoby Mathew 	if (security_state == NON_SECURE) {
572f1be00daSLouis Mayencourt 		scr_el3 = read_ctx_reg(get_el3state_ctx(ctx),
573a0fee747SAntonio Nino Diaz 						 CTX_SCR_EL3);
574a0fee747SAntonio Nino Diaz 		if ((scr_el3 & SCR_HCE_BIT) != 0U) {
575532ed618SSoby Mathew 			/* Use SCTLR_EL1.EE value to initialise sctlr_el2 */
5762825946eSMax Shvetsov 			sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx),
577532ed618SSoby Mathew 							   CTX_SCTLR_EL1);
5782e09d4f8SKen Kuang 			sctlr_elx &= SCTLR_EE_BIT;
579532ed618SSoby Mathew 			sctlr_elx |= SCTLR_EL2_RES1;
5805f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081
5815f5d1ed7SLouis Mayencourt 			/*
5825f5d1ed7SLouis Mayencourt 			 * If workaround of errata 764081 for Cortex-A75 is used
5835f5d1ed7SLouis Mayencourt 			 * then set SCTLR_EL2.IESB to enable Implicit Error
5845f5d1ed7SLouis Mayencourt 			 * Synchronization Barrier.
5855f5d1ed7SLouis Mayencourt 			 */
5865f5d1ed7SLouis Mayencourt 			sctlr_elx |= SCTLR_IESB_BIT;
5875f5d1ed7SLouis Mayencourt #endif
588532ed618SSoby Mathew 			write_sctlr_el2(sctlr_elx);
589a0fee747SAntonio Nino Diaz 		} else if (el_implemented(2) != EL_IMPL_NONE) {
59040daecc1SAntonio Nino Diaz 			el2_unused = true;
5910fd0f222SDimitris Papastamos 
59218f2efd6SDavid Cunado 			/*
59318f2efd6SDavid Cunado 			 * EL2 present but unused, need to disable safely.
59418f2efd6SDavid Cunado 			 * SCTLR_EL2 can be ignored in this case.
59518f2efd6SDavid Cunado 			 *
5963ff4aaacSJeenu Viswambharan 			 * Set EL2 register width appropriately: Set HCR_EL2
5973ff4aaacSJeenu Viswambharan 			 * field to match SCR_EL3.RW.
59818f2efd6SDavid Cunado 			 */
599a0fee747SAntonio Nino Diaz 			if ((scr_el3 & SCR_RW_BIT) != 0U)
6003ff4aaacSJeenu Viswambharan 				hcr_el2 |= HCR_RW_BIT;
6013ff4aaacSJeenu Viswambharan 
6023ff4aaacSJeenu Viswambharan 			/*
6033ff4aaacSJeenu Viswambharan 			 * For Armv8.3 pointer authentication feature, disable
6043ff4aaacSJeenu Viswambharan 			 * traps to EL2 when accessing key registers or using
6053ff4aaacSJeenu Viswambharan 			 * pointer authentication instructions from lower ELs.
6063ff4aaacSJeenu Viswambharan 			 */
6073ff4aaacSJeenu Viswambharan 			hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT);
6083ff4aaacSJeenu Viswambharan 
6093ff4aaacSJeenu Viswambharan 			write_hcr_el2(hcr_el2);
610532ed618SSoby Mathew 
61118f2efd6SDavid Cunado 			/*
61218f2efd6SDavid Cunado 			 * Initialise CPTR_EL2 setting all fields rather than
61318f2efd6SDavid Cunado 			 * relying on the hw. All fields have architecturally
61418f2efd6SDavid Cunado 			 * UNKNOWN reset values.
61518f2efd6SDavid Cunado 			 *
61618f2efd6SDavid Cunado 			 * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1
61718f2efd6SDavid Cunado 			 *  accesses to the CPACR_EL1 or CPACR from both
61818f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
61918f2efd6SDavid Cunado 			 *
62018f2efd6SDavid Cunado 			 * CPTR_EL2.TTA: Set to zero so that Non-secure System
62118f2efd6SDavid Cunado 			 *  register accesses to the trace registers from both
62218f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
623d4582d30SManish V Badarkhe 			 *  If PE trace unit System registers are not implemented
624d4582d30SManish V Badarkhe 			 *  then this bit is reserved, and must be set to zero.
62518f2efd6SDavid Cunado 			 *
62618f2efd6SDavid Cunado 			 * CPTR_EL2.TFP: Set to zero so that Non-secure accesses
62718f2efd6SDavid Cunado 			 *  to SIMD and floating-point functionality from both
62818f2efd6SDavid Cunado 			 *  Execution states do not trap to EL2.
62918f2efd6SDavid Cunado 			 */
63018f2efd6SDavid Cunado 			write_cptr_el2(CPTR_EL2_RESET_VAL &
63118f2efd6SDavid Cunado 					~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT
63218f2efd6SDavid Cunado 					| CPTR_EL2_TFP_BIT));
633532ed618SSoby Mathew 
63418f2efd6SDavid Cunado 			/*
6358aabea33SPaul Beesley 			 * Initialise CNTHCTL_EL2. All fields are
63618f2efd6SDavid Cunado 			 * architecturally UNKNOWN on reset and are set to zero
63718f2efd6SDavid Cunado 			 * except for field(s) listed below.
63818f2efd6SDavid Cunado 			 *
639c5ea4f8aSZelalem Aweke 			 * CNTHCTL_EL2.EL1PTEN: Set to one to disable traps to
64018f2efd6SDavid Cunado 			 *  Hyp mode of Non-secure EL0 and EL1 accesses to the
64118f2efd6SDavid Cunado 			 *  physical timer registers.
64218f2efd6SDavid Cunado 			 *
64318f2efd6SDavid Cunado 			 * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to
64418f2efd6SDavid Cunado 			 *  Hyp mode of  Non-secure EL0 and EL1 accesses to the
64518f2efd6SDavid Cunado 			 *  physical counter registers.
64618f2efd6SDavid Cunado 			 */
64718f2efd6SDavid Cunado 			write_cnthctl_el2(CNTHCTL_RESET_VAL |
64818f2efd6SDavid Cunado 						EL1PCEN_BIT | EL1PCTEN_BIT);
649532ed618SSoby Mathew 
65018f2efd6SDavid Cunado 			/*
65118f2efd6SDavid Cunado 			 * Initialise CNTVOFF_EL2 to zero as it resets to an
65218f2efd6SDavid Cunado 			 * architecturally UNKNOWN value.
65318f2efd6SDavid Cunado 			 */
654532ed618SSoby Mathew 			write_cntvoff_el2(0);
655532ed618SSoby Mathew 
65618f2efd6SDavid Cunado 			/*
65718f2efd6SDavid Cunado 			 * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and
65818f2efd6SDavid Cunado 			 * MPIDR_EL1 respectively.
65918f2efd6SDavid Cunado 			 */
660532ed618SSoby Mathew 			write_vpidr_el2(read_midr_el1());
661532ed618SSoby Mathew 			write_vmpidr_el2(read_mpidr_el1());
662532ed618SSoby Mathew 
663532ed618SSoby Mathew 			/*
66418f2efd6SDavid Cunado 			 * Initialise VTTBR_EL2. All fields are architecturally
66518f2efd6SDavid Cunado 			 * UNKNOWN on reset.
66618f2efd6SDavid Cunado 			 *
66718f2efd6SDavid Cunado 			 * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage
66818f2efd6SDavid Cunado 			 *  2 address translation is disabled, cache maintenance
66918f2efd6SDavid Cunado 			 *  operations depend on the VMID.
67018f2efd6SDavid Cunado 			 *
67118f2efd6SDavid Cunado 			 * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address
67218f2efd6SDavid Cunado 			 *  translation is disabled.
673532ed618SSoby Mathew 			 */
67418f2efd6SDavid Cunado 			write_vttbr_el2(VTTBR_RESET_VAL &
67518f2efd6SDavid Cunado 				~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT)
67618f2efd6SDavid Cunado 				| (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT)));
67718f2efd6SDavid Cunado 
678495f3d3cSDavid Cunado 			/*
67918f2efd6SDavid Cunado 			 * Initialise MDCR_EL2, setting all fields rather than
68018f2efd6SDavid Cunado 			 * relying on hw. Some fields are architecturally
68118f2efd6SDavid Cunado 			 * UNKNOWN on reset.
68218f2efd6SDavid Cunado 			 *
683e290a8fcSAlexei Fedorov 			 * MDCR_EL2.HLP: Set to one so that event counter
684e290a8fcSAlexei Fedorov 			 *  overflow, that is recorded in PMOVSCLR_EL0[0-30],
685e290a8fcSAlexei Fedorov 			 *  occurs on the increment that changes
686e290a8fcSAlexei Fedorov 			 *  PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is
687e290a8fcSAlexei Fedorov 			 *  implemented. This bit is RES0 in versions of the
688e290a8fcSAlexei Fedorov 			 *  architecture earlier than ARMv8.5, setting it to 1
689e290a8fcSAlexei Fedorov 			 *  doesn't have any effect on them.
690e290a8fcSAlexei Fedorov 			 *
691e290a8fcSAlexei Fedorov 			 * MDCR_EL2.TTRF: Set to zero so that access to Trace
692e290a8fcSAlexei Fedorov 			 *  Filter Control register TRFCR_EL1 at EL1 is not
693e290a8fcSAlexei Fedorov 			 *  trapped to EL2. This bit is RES0 in versions of
694e290a8fcSAlexei Fedorov 			 *  the architecture earlier than ARMv8.4.
695e290a8fcSAlexei Fedorov 			 *
696e290a8fcSAlexei Fedorov 			 * MDCR_EL2.HPMD: Set to one so that event counting is
697e290a8fcSAlexei Fedorov 			 *  prohibited at EL2. This bit is RES0 in versions of
698e290a8fcSAlexei Fedorov 			 *  the architecture earlier than ARMv8.1, setting it
699e290a8fcSAlexei Fedorov 			 *  to 1 doesn't have any effect on them.
700e290a8fcSAlexei Fedorov 			 *
701e290a8fcSAlexei Fedorov 			 * MDCR_EL2.TPMS: Set to zero so that accesses to
702e290a8fcSAlexei Fedorov 			 *  Statistical Profiling control registers from EL1
703e290a8fcSAlexei Fedorov 			 *  do not trap to EL2. This bit is RES0 when SPE is
704e290a8fcSAlexei Fedorov 			 *  not implemented.
705e290a8fcSAlexei Fedorov 			 *
70618f2efd6SDavid Cunado 			 * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and
70718f2efd6SDavid Cunado 			 *  EL1 System register accesses to the Debug ROM
70818f2efd6SDavid Cunado 			 *  registers are not trapped to EL2.
70918f2efd6SDavid Cunado 			 *
71018f2efd6SDavid Cunado 			 * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1
71118f2efd6SDavid Cunado 			 *  System register accesses to the powerdown debug
71218f2efd6SDavid Cunado 			 *  registers are not trapped to EL2.
71318f2efd6SDavid Cunado 			 *
71418f2efd6SDavid Cunado 			 * MDCR_EL2.TDA: Set to zero so that System register
71518f2efd6SDavid Cunado 			 *  accesses to the debug registers do not trap to EL2.
71618f2efd6SDavid Cunado 			 *
71718f2efd6SDavid Cunado 			 * MDCR_EL2.TDE: Set to zero so that debug exceptions
71818f2efd6SDavid Cunado 			 *  are not routed to EL2.
71918f2efd6SDavid Cunado 			 *
72018f2efd6SDavid Cunado 			 * MDCR_EL2.HPME: Set to zero to disable EL2 Performance
72118f2efd6SDavid Cunado 			 *  Monitors.
72218f2efd6SDavid Cunado 			 *
72318f2efd6SDavid Cunado 			 * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and
72418f2efd6SDavid Cunado 			 *  EL1 accesses to all Performance Monitors registers
72518f2efd6SDavid Cunado 			 *  are not trapped to EL2.
72618f2efd6SDavid Cunado 			 *
72718f2efd6SDavid Cunado 			 * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0
72818f2efd6SDavid Cunado 			 *  and EL1 accesses to the PMCR_EL0 or PMCR are not
72918f2efd6SDavid Cunado 			 *  trapped to EL2.
73018f2efd6SDavid Cunado 			 *
73118f2efd6SDavid Cunado 			 * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the
73218f2efd6SDavid Cunado 			 *  architecturally-defined reset value.
73340ff9074SManish V Badarkhe 			 *
73440ff9074SManish V Badarkhe 			 * MDCR_EL2.E2TB: Set to zero so that the trace Buffer
73540ff9074SManish V Badarkhe 			 *  owning exception level is NS-EL1 and, tracing is
73640ff9074SManish V Badarkhe 			 *  prohibited at NS-EL2. These bits are RES0 when
73740ff9074SManish V Badarkhe 			 *  FEAT_TRBE is not implemented.
738495f3d3cSDavid Cunado 			 */
739e290a8fcSAlexei Fedorov 			mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP |
740e290a8fcSAlexei Fedorov 				     MDCR_EL2_HPMD) |
74118f2efd6SDavid Cunado 				   ((read_pmcr_el0() & PMCR_EL0_N_BITS)
74218f2efd6SDavid Cunado 				   >> PMCR_EL0_N_SHIFT)) &
743e290a8fcSAlexei Fedorov 				   ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS |
744e290a8fcSAlexei Fedorov 				     MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT |
745e290a8fcSAlexei Fedorov 				     MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT |
746e290a8fcSAlexei Fedorov 				     MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT |
74740ff9074SManish V Badarkhe 				     MDCR_EL2_TPMCR_BIT |
74840ff9074SManish V Badarkhe 				     MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1));
749d832aee9Sdp-arm 
750d832aee9Sdp-arm 			write_mdcr_el2(mdcr_el2);
751d832aee9Sdp-arm 
752939f66d6SDavid Cunado 			/*
75318f2efd6SDavid Cunado 			 * Initialise HSTR_EL2. All fields are architecturally
75418f2efd6SDavid Cunado 			 * UNKNOWN on reset.
75518f2efd6SDavid Cunado 			 *
75618f2efd6SDavid Cunado 			 * HSTR_EL2.T<n>: Set all these fields to zero so that
75718f2efd6SDavid Cunado 			 *  Non-secure EL0 or EL1 accesses to System registers
75818f2efd6SDavid Cunado 			 *  do not trap to EL2.
759939f66d6SDavid Cunado 			 */
76018f2efd6SDavid Cunado 			write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK));
761939f66d6SDavid Cunado 			/*
76218f2efd6SDavid Cunado 			 * Initialise CNTHP_CTL_EL2. All fields are
76318f2efd6SDavid Cunado 			 * architecturally UNKNOWN on reset.
76418f2efd6SDavid Cunado 			 *
76518f2efd6SDavid Cunado 			 * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2
76618f2efd6SDavid Cunado 			 *  physical timer and prevent timer interrupts.
767939f66d6SDavid Cunado 			 */
76818f2efd6SDavid Cunado 			write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL &
76918f2efd6SDavid Cunado 						~(CNTHP_CTL_ENABLE_BIT));
770532ed618SSoby Mathew 		}
771dc78e62dSjohpow01 		manage_extensions_nonsecure(el2_unused, ctx);
772532ed618SSoby Mathew 	}
773532ed618SSoby Mathew 
77417b4c0ddSDimitris Papastamos 	cm_el1_sysregs_context_restore(security_state);
77517b4c0ddSDimitris Papastamos 	cm_set_next_eret_context(security_state);
776532ed618SSoby Mathew }
777532ed618SSoby Mathew 
77828f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS
77928f39f02SMax Shvetsov /*******************************************************************************
78028f39f02SMax Shvetsov  * Save EL2 sysreg context
78128f39f02SMax Shvetsov  ******************************************************************************/
78228f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state)
78328f39f02SMax Shvetsov {
78428f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
78528f39f02SMax Shvetsov 
78628f39f02SMax Shvetsov 	/*
787c5ea4f8aSZelalem Aweke 	 * Always save the non-secure and realm EL2 context, only save the
78828f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
78928f39f02SMax Shvetsov 	 */
790c5ea4f8aSZelalem Aweke 	if ((security_state != SECURE) ||
7916b704da3SRuari Phipps 	    ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
79228f39f02SMax Shvetsov 		cpu_context_t *ctx;
793*d20052f3SZelalem Aweke 		el2_sysregs_t *el2_sysregs_ctx;
79428f39f02SMax Shvetsov 
79528f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
79628f39f02SMax Shvetsov 		assert(ctx != NULL);
79728f39f02SMax Shvetsov 
798*d20052f3SZelalem Aweke 		el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
799*d20052f3SZelalem Aweke 
800*d20052f3SZelalem Aweke 		el2_sysregs_context_save_common(el2_sysregs_ctx);
801*d20052f3SZelalem Aweke #if ENABLE_SPE_FOR_LOWER_ELS
802*d20052f3SZelalem Aweke 		el2_sysregs_context_save_spe(el2_sysregs_ctx);
803*d20052f3SZelalem Aweke #endif
804*d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
805*d20052f3SZelalem Aweke 		el2_sysregs_context_save_mte(el2_sysregs_ctx);
806*d20052f3SZelalem Aweke #endif
807*d20052f3SZelalem Aweke #if ENABLE_MPAM_FOR_LOWER_ELS
808*d20052f3SZelalem Aweke 		el2_sysregs_context_save_mpam(el2_sysregs_ctx);
809*d20052f3SZelalem Aweke #endif
810*d20052f3SZelalem Aweke #if ENABLE_FEAT_FGT
811*d20052f3SZelalem Aweke 		el2_sysregs_context_save_fgt(el2_sysregs_ctx);
812*d20052f3SZelalem Aweke #endif
813*d20052f3SZelalem Aweke #if ENABLE_FEAT_ECV
814*d20052f3SZelalem Aweke 		el2_sysregs_context_save_ecv(el2_sysregs_ctx);
815*d20052f3SZelalem Aweke #endif
816*d20052f3SZelalem Aweke #if ENABLE_FEAT_VHE
817*d20052f3SZelalem Aweke 		el2_sysregs_context_save_vhe(el2_sysregs_ctx);
818*d20052f3SZelalem Aweke #endif
819*d20052f3SZelalem Aweke #if RAS_EXTENSION
820*d20052f3SZelalem Aweke 		el2_sysregs_context_save_ras(el2_sysregs_ctx);
821*d20052f3SZelalem Aweke #endif
822*d20052f3SZelalem Aweke #if CTX_INCLUDE_NEVE_REGS
823*d20052f3SZelalem Aweke 		el2_sysregs_context_save_nv2(el2_sysregs_ctx);
824*d20052f3SZelalem Aweke #endif
825*d20052f3SZelalem Aweke #if ENABLE_TRF_FOR_NS
826*d20052f3SZelalem Aweke 		el2_sysregs_context_save_trf(el2_sysregs_ctx);
827*d20052f3SZelalem Aweke #endif
828*d20052f3SZelalem Aweke #if ENABLE_FEAT_CSV2_2
829*d20052f3SZelalem Aweke 		el2_sysregs_context_save_csv2(el2_sysregs_ctx);
830*d20052f3SZelalem Aweke #endif
831*d20052f3SZelalem Aweke #if ENABLE_FEAT_HCX
832*d20052f3SZelalem Aweke 		el2_sysregs_context_save_hcx(el2_sysregs_ctx);
833*d20052f3SZelalem Aweke #endif
83428f39f02SMax Shvetsov 	}
83528f39f02SMax Shvetsov }
83628f39f02SMax Shvetsov 
83728f39f02SMax Shvetsov /*******************************************************************************
83828f39f02SMax Shvetsov  * Restore EL2 sysreg context
83928f39f02SMax Shvetsov  ******************************************************************************/
84028f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state)
84128f39f02SMax Shvetsov {
84228f39f02SMax Shvetsov 	u_register_t scr_el3 = read_scr();
84328f39f02SMax Shvetsov 
84428f39f02SMax Shvetsov 	/*
845c5ea4f8aSZelalem Aweke 	 * Always restore the non-secure and realm EL2 context, only restore the
84628f39f02SMax Shvetsov 	 * S-EL2 context if S-EL2 is enabled.
84728f39f02SMax Shvetsov 	 */
848c5ea4f8aSZelalem Aweke 	if ((security_state != SECURE) ||
8496b704da3SRuari Phipps 	    ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) {
85028f39f02SMax Shvetsov 		cpu_context_t *ctx;
851*d20052f3SZelalem Aweke 		el2_sysregs_t *el2_sysregs_ctx;
85228f39f02SMax Shvetsov 
85328f39f02SMax Shvetsov 		ctx = cm_get_context(security_state);
85428f39f02SMax Shvetsov 		assert(ctx != NULL);
85528f39f02SMax Shvetsov 
856*d20052f3SZelalem Aweke 		el2_sysregs_ctx = get_el2_sysregs_ctx(ctx);
857*d20052f3SZelalem Aweke 
858*d20052f3SZelalem Aweke 		el2_sysregs_context_restore_common(el2_sysregs_ctx);
859*d20052f3SZelalem Aweke #if ENABLE_SPE_FOR_LOWER_ELS
860*d20052f3SZelalem Aweke 		el2_sysregs_context_restore_spe(el2_sysregs_ctx);
861*d20052f3SZelalem Aweke #endif
862*d20052f3SZelalem Aweke #if CTX_INCLUDE_MTE_REGS
863*d20052f3SZelalem Aweke 		el2_sysregs_context_restore_mte(el2_sysregs_ctx);
864*d20052f3SZelalem Aweke #endif
865*d20052f3SZelalem Aweke #if ENABLE_MPAM_FOR_LOWER_ELS
866*d20052f3SZelalem Aweke 		el2_sysregs_context_restore_mpam(el2_sysregs_ctx);
867*d20052f3SZelalem Aweke #endif
868*d20052f3SZelalem Aweke #if ENABLE_FEAT_FGT
869*d20052f3SZelalem Aweke 		el2_sysregs_context_restore_fgt(el2_sysregs_ctx);
870*d20052f3SZelalem Aweke #endif
871*d20052f3SZelalem Aweke #if ENABLE_FEAT_ECV
872*d20052f3SZelalem Aweke 		el2_sysregs_context_restore_ecv(el2_sysregs_ctx);
873*d20052f3SZelalem Aweke #endif
874*d20052f3SZelalem Aweke #if ENABLE_FEAT_VHE
875*d20052f3SZelalem Aweke 		el2_sysregs_context_restore_vhe(el2_sysregs_ctx);
876*d20052f3SZelalem Aweke #endif
877*d20052f3SZelalem Aweke #if RAS_EXTENSION
878*d20052f3SZelalem Aweke 		el2_sysregs_context_restore_ras(el2_sysregs_ctx);
879*d20052f3SZelalem Aweke #endif
880*d20052f3SZelalem Aweke #if CTX_INCLUDE_NEVE_REGS
881*d20052f3SZelalem Aweke 		el2_sysregs_context_restore_nv2(el2_sysregs_ctx);
882*d20052f3SZelalem Aweke #endif
883*d20052f3SZelalem Aweke #if ENABLE_TRF_FOR_NS
884*d20052f3SZelalem Aweke 		el2_sysregs_context_restore_trf(el2_sysregs_ctx);
885*d20052f3SZelalem Aweke #endif
886*d20052f3SZelalem Aweke #if ENABLE_FEAT_CSV2_2
887*d20052f3SZelalem Aweke 		el2_sysregs_context_restore_csv2(el2_sysregs_ctx);
888*d20052f3SZelalem Aweke #endif
889*d20052f3SZelalem Aweke #if ENABLE_FEAT_HCX
890*d20052f3SZelalem Aweke 		el2_sysregs_context_restore_hcx(el2_sysregs_ctx);
891*d20052f3SZelalem Aweke #endif
89228f39f02SMax Shvetsov 	}
89328f39f02SMax Shvetsov }
89428f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */
89528f39f02SMax Shvetsov 
896532ed618SSoby Mathew /*******************************************************************************
8978b95e848SZelalem Aweke  * This function is used to exit to Non-secure world. If CTX_INCLUDE_EL2_REGS
8988b95e848SZelalem Aweke  * is enabled, it restores EL1 and EL2 sysreg contexts instead of directly
8998b95e848SZelalem Aweke  * updating EL1 and EL2 registers. Otherwise, it calls the generic
9008b95e848SZelalem Aweke  * cm_prepare_el3_exit function.
9018b95e848SZelalem Aweke  ******************************************************************************/
9028b95e848SZelalem Aweke void cm_prepare_el3_exit_ns(void)
9038b95e848SZelalem Aweke {
9048b95e848SZelalem Aweke #if CTX_INCLUDE_EL2_REGS
9058b95e848SZelalem Aweke 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
9068b95e848SZelalem Aweke 	assert(ctx != NULL);
9078b95e848SZelalem Aweke 
908b515f541SZelalem Aweke 	/* Assert that EL2 is used. */
909b515f541SZelalem Aweke #if ENABLE_ASSERTIONS
910b515f541SZelalem Aweke 	el3_state_t *state = get_el3state_ctx(ctx);
911b515f541SZelalem Aweke 	u_register_t scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
912b515f541SZelalem Aweke #endif
913b515f541SZelalem Aweke 	assert(((scr_el3 & SCR_HCE_BIT) != 0UL) &&
914b515f541SZelalem Aweke 			(el_implemented(2U) != EL_IMPL_NONE));
915b515f541SZelalem Aweke 
9168b95e848SZelalem Aweke 	/*
9178b95e848SZelalem Aweke 	 * Currently some extensions are configured using
9188b95e848SZelalem Aweke 	 * direct register updates. Therefore, do this here
9198b95e848SZelalem Aweke 	 * instead of when setting up context.
9208b95e848SZelalem Aweke 	 */
9218b95e848SZelalem Aweke 	manage_extensions_nonsecure(0, ctx);
9228b95e848SZelalem Aweke 
9238b95e848SZelalem Aweke 	/*
9248b95e848SZelalem Aweke 	 * Set the NS bit to be able to access the ICC_SRE_EL2
9258b95e848SZelalem Aweke 	 * register when restoring context.
9268b95e848SZelalem Aweke 	 */
9278b95e848SZelalem Aweke 	write_scr_el3(read_scr_el3() | SCR_NS_BIT);
9288b95e848SZelalem Aweke 
92904825031SOlivier Deprez 	/*
93004825031SOlivier Deprez 	 * Ensure the NS bit change is committed before the EL2/EL1
93104825031SOlivier Deprez 	 * state restoration.
93204825031SOlivier Deprez 	 */
93304825031SOlivier Deprez 	isb();
93404825031SOlivier Deprez 
9358b95e848SZelalem Aweke 	/* Restore EL2 and EL1 sysreg contexts */
9368b95e848SZelalem Aweke 	cm_el2_sysregs_context_restore(NON_SECURE);
9378b95e848SZelalem Aweke 	cm_el1_sysregs_context_restore(NON_SECURE);
9388b95e848SZelalem Aweke 	cm_set_next_eret_context(NON_SECURE);
9398b95e848SZelalem Aweke #else
9408b95e848SZelalem Aweke 	cm_prepare_el3_exit(NON_SECURE);
9418b95e848SZelalem Aweke #endif /* CTX_INCLUDE_EL2_REGS */
9428b95e848SZelalem Aweke }
9438b95e848SZelalem Aweke 
9448b95e848SZelalem Aweke /*******************************************************************************
945532ed618SSoby Mathew  * The next four functions are used by runtime services to save and restore
946532ed618SSoby Mathew  * EL1 context on the 'cpu_context' structure for the specified security
947532ed618SSoby Mathew  * state.
948532ed618SSoby Mathew  ******************************************************************************/
949532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state)
950532ed618SSoby Mathew {
951532ed618SSoby Mathew 	cpu_context_t *ctx;
952532ed618SSoby Mathew 
953532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
954a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
955532ed618SSoby Mathew 
9562825946eSMax Shvetsov 	el1_sysregs_context_save(get_el1_sysregs_ctx(ctx));
95717b4c0ddSDimitris Papastamos 
95817b4c0ddSDimitris Papastamos #if IMAGE_BL31
95917b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
96017b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_secure_world);
96117b4c0ddSDimitris Papastamos 	else
96217b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_exited_normal_world);
96317b4c0ddSDimitris Papastamos #endif
964532ed618SSoby Mathew }
965532ed618SSoby Mathew 
966532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state)
967532ed618SSoby Mathew {
968532ed618SSoby Mathew 	cpu_context_t *ctx;
969532ed618SSoby Mathew 
970532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
971a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
972532ed618SSoby Mathew 
9732825946eSMax Shvetsov 	el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx));
97417b4c0ddSDimitris Papastamos 
97517b4c0ddSDimitris Papastamos #if IMAGE_BL31
97617b4c0ddSDimitris Papastamos 	if (security_state == SECURE)
97717b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_secure_world);
97817b4c0ddSDimitris Papastamos 	else
97917b4c0ddSDimitris Papastamos 		PUBLISH_EVENT(cm_entering_normal_world);
98017b4c0ddSDimitris Papastamos #endif
981532ed618SSoby Mathew }
982532ed618SSoby Mathew 
983532ed618SSoby Mathew /*******************************************************************************
984532ed618SSoby Mathew  * This function populates ELR_EL3 member of 'cpu_context' pertaining to the
985532ed618SSoby Mathew  * given security state with the given entrypoint
986532ed618SSoby Mathew  ******************************************************************************/
987532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint)
988532ed618SSoby Mathew {
989532ed618SSoby Mathew 	cpu_context_t *ctx;
990532ed618SSoby Mathew 	el3_state_t *state;
991532ed618SSoby Mathew 
992532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
993a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
994532ed618SSoby Mathew 
995532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
996532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
997532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
998532ed618SSoby Mathew }
999532ed618SSoby Mathew 
1000532ed618SSoby Mathew /*******************************************************************************
1001532ed618SSoby Mathew  * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context'
1002532ed618SSoby Mathew  * pertaining to the given security state
1003532ed618SSoby Mathew  ******************************************************************************/
1004532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state,
1005532ed618SSoby Mathew 			uintptr_t entrypoint, uint32_t spsr)
1006532ed618SSoby Mathew {
1007532ed618SSoby Mathew 	cpu_context_t *ctx;
1008532ed618SSoby Mathew 	el3_state_t *state;
1009532ed618SSoby Mathew 
1010532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1011a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1012532ed618SSoby Mathew 
1013532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1014532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1015532ed618SSoby Mathew 	write_ctx_reg(state, CTX_ELR_EL3, entrypoint);
1016532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SPSR_EL3, spsr);
1017532ed618SSoby Mathew }
1018532ed618SSoby Mathew 
1019532ed618SSoby Mathew /*******************************************************************************
1020532ed618SSoby Mathew  * This function updates a single bit in the SCR_EL3 member of the 'cpu_context'
1021532ed618SSoby Mathew  * pertaining to the given security state using the value and bit position
1022532ed618SSoby Mathew  * specified in the parameters. It preserves all other bits.
1023532ed618SSoby Mathew  ******************************************************************************/
1024532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state,
1025532ed618SSoby Mathew 			  uint32_t bit_pos,
1026532ed618SSoby Mathew 			  uint32_t value)
1027532ed618SSoby Mathew {
1028532ed618SSoby Mathew 	cpu_context_t *ctx;
1029532ed618SSoby Mathew 	el3_state_t *state;
1030f1be00daSLouis Mayencourt 	u_register_t scr_el3;
1031532ed618SSoby Mathew 
1032532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1033a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1034532ed618SSoby Mathew 
1035532ed618SSoby Mathew 	/* Ensure that the bit position is a valid one */
1036d7b5f408SJimmy Brisson 	assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U);
1037532ed618SSoby Mathew 
1038532ed618SSoby Mathew 	/* Ensure that the 'value' is only a bit wide */
1039a0fee747SAntonio Nino Diaz 	assert(value <= 1U);
1040532ed618SSoby Mathew 
1041532ed618SSoby Mathew 	/*
1042532ed618SSoby Mathew 	 * Get the SCR_EL3 value from the cpu context, clear the desired bit
1043532ed618SSoby Mathew 	 * and set it to its new value.
1044532ed618SSoby Mathew 	 */
1045532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1046f1be00daSLouis Mayencourt 	scr_el3 = read_ctx_reg(state, CTX_SCR_EL3);
1047d7b5f408SJimmy Brisson 	scr_el3 &= ~(1UL << bit_pos);
1048f1be00daSLouis Mayencourt 	scr_el3 |= (u_register_t)value << bit_pos;
1049532ed618SSoby Mathew 	write_ctx_reg(state, CTX_SCR_EL3, scr_el3);
1050532ed618SSoby Mathew }
1051532ed618SSoby Mathew 
1052532ed618SSoby Mathew /*******************************************************************************
1053532ed618SSoby Mathew  * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the
1054532ed618SSoby Mathew  * given security state.
1055532ed618SSoby Mathew  ******************************************************************************/
1056f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state)
1057532ed618SSoby Mathew {
1058532ed618SSoby Mathew 	cpu_context_t *ctx;
1059532ed618SSoby Mathew 	el3_state_t *state;
1060532ed618SSoby Mathew 
1061532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1062a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1063532ed618SSoby Mathew 
1064532ed618SSoby Mathew 	/* Populate EL3 state so that ERET jumps to the correct entry */
1065532ed618SSoby Mathew 	state = get_el3state_ctx(ctx);
1066f1be00daSLouis Mayencourt 	return read_ctx_reg(state, CTX_SCR_EL3);
1067532ed618SSoby Mathew }
1068532ed618SSoby Mathew 
1069532ed618SSoby Mathew /*******************************************************************************
1070532ed618SSoby Mathew  * This function is used to program the context that's used for exception
1071532ed618SSoby Mathew  * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for
1072532ed618SSoby Mathew  * the required security state
1073532ed618SSoby Mathew  ******************************************************************************/
1074532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state)
1075532ed618SSoby Mathew {
1076532ed618SSoby Mathew 	cpu_context_t *ctx;
1077532ed618SSoby Mathew 
1078532ed618SSoby Mathew 	ctx = cm_get_context(security_state);
1079a0fee747SAntonio Nino Diaz 	assert(ctx != NULL);
1080532ed618SSoby Mathew 
1081532ed618SSoby Mathew 	cm_set_next_context(ctx);
1082532ed618SSoby Mathew }
1083