1532ed618SSoby Mathew /* 2873d4241Sjohpow01 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 7532ed618SSoby Mathew #include <assert.h> 840daecc1SAntonio Nino Diaz #include <stdbool.h> 9532ed618SSoby Mathew #include <string.h> 1009d40e0eSAntonio Nino Diaz 1109d40e0eSAntonio Nino Diaz #include <platform_def.h> 1209d40e0eSAntonio Nino Diaz 1309d40e0eSAntonio Nino Diaz #include <arch.h> 1409d40e0eSAntonio Nino Diaz #include <arch_helpers.h> 15b7e398d6SSoby Mathew #include <arch_features.h> 1609d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h> 1709d40e0eSAntonio Nino Diaz #include <common/bl_common.h> 1809d40e0eSAntonio Nino Diaz #include <context.h> 1909d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h> 2009d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/pubsub_events.h> 2109d40e0eSAntonio Nino Diaz #include <lib/extensions/amu.h> 2209d40e0eSAntonio Nino Diaz #include <lib/extensions/mpam.h> 2309d40e0eSAntonio Nino Diaz #include <lib/extensions/spe.h> 2409d40e0eSAntonio Nino Diaz #include <lib/extensions/sve.h> 25d4582d30SManish V Badarkhe #include <lib/extensions/sys_reg_trace.h> 26813524eaSManish V Badarkhe #include <lib/extensions/trbe.h> 278fcd3d96SManish V Badarkhe #include <lib/extensions/trf.h> 286cac724dSjohpow01 #include <lib/extensions/twed.h> 2909d40e0eSAntonio Nino Diaz #include <lib/utils.h> 30532ed618SSoby Mathew 3168ac5ed0SArunachalam Ganapathy static void enable_extensions_secure(cpu_context_t *ctx); 32532ed618SSoby Mathew 33532ed618SSoby Mathew /******************************************************************************* 34532ed618SSoby Mathew * Context management library initialisation routine. This library is used by 35532ed618SSoby Mathew * runtime services to share pointers to 'cpu_context' structures for the secure 36532ed618SSoby Mathew * and non-secure states. Management of the structures and their associated 37532ed618SSoby Mathew * memory is not done by the context management library e.g. the PSCI service 38532ed618SSoby Mathew * manages the cpu context used for entry from and exit to the non-secure state. 39532ed618SSoby Mathew * The Secure payload dispatcher service manages the context(s) corresponding to 40532ed618SSoby Mathew * the secure state. It also uses this library to get access to the non-secure 41532ed618SSoby Mathew * state cpu context pointers. 42532ed618SSoby Mathew * Lastly, this library provides the api to make SP_EL3 point to the cpu context 43532ed618SSoby Mathew * which will used for programming an entry into a lower EL. The same context 44532ed618SSoby Mathew * will used to save state upon exception entry from that EL. 45532ed618SSoby Mathew ******************************************************************************/ 4687c85134SDaniel Boulby void __init cm_init(void) 47532ed618SSoby Mathew { 48532ed618SSoby Mathew /* 49532ed618SSoby Mathew * The context management library has only global data to intialize, but 50532ed618SSoby Mathew * that will be done when the BSS is zeroed out 51532ed618SSoby Mathew */ 52532ed618SSoby Mathew } 53532ed618SSoby Mathew 54532ed618SSoby Mathew /******************************************************************************* 55532ed618SSoby Mathew * The following function initializes the cpu_context 'ctx' for 56532ed618SSoby Mathew * first use, and sets the initial entrypoint state as specified by the 57532ed618SSoby Mathew * entry_point_info structure. 58532ed618SSoby Mathew * 59532ed618SSoby Mathew * The security state to initialize is determined by the SECURE attribute 601634cae8SAntonio Nino Diaz * of the entry_point_info. 61532ed618SSoby Mathew * 628aabea33SPaul Beesley * The EE and ST attributes are used to configure the endianness and secure 63532ed618SSoby Mathew * timer availability for the new execution context. 64532ed618SSoby Mathew * 65532ed618SSoby Mathew * To prepare the register state for entry call cm_prepare_el3_exit() and 66532ed618SSoby Mathew * el3_exit(). For Secure-EL1 cm_prepare_el3_exit() is equivalent to 672e61d687SOlivier Deprez * cm_el1_sysregs_context_restore(). 68532ed618SSoby Mathew ******************************************************************************/ 691634cae8SAntonio Nino Diaz void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) 70532ed618SSoby Mathew { 71532ed618SSoby Mathew unsigned int security_state; 72f1be00daSLouis Mayencourt u_register_t scr_el3; 73532ed618SSoby Mathew el3_state_t *state; 74532ed618SSoby Mathew gp_regs_t *gp_regs; 75eeb5a7b5SDeepika Bhavnani u_register_t sctlr_elx, actlr_elx; 76532ed618SSoby Mathew 77a0fee747SAntonio Nino Diaz assert(ctx != NULL); 78532ed618SSoby Mathew 79532ed618SSoby Mathew security_state = GET_SECURITY_STATE(ep->h.attr); 80532ed618SSoby Mathew 81532ed618SSoby Mathew /* Clear any residual register values from the context */ 8232f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 83532ed618SSoby Mathew 84532ed618SSoby Mathew /* 8518f2efd6SDavid Cunado * SCR_EL3 was initialised during reset sequence in macro 8618f2efd6SDavid Cunado * el3_arch_init_common. This code modifies the SCR_EL3 fields that 8718f2efd6SDavid Cunado * affect the next EL. 8818f2efd6SDavid Cunado * 8918f2efd6SDavid Cunado * The following fields are initially set to zero and then updated to 9018f2efd6SDavid Cunado * the required value depending on the state of the SPSR_EL3 and the 9118f2efd6SDavid Cunado * Security state and entrypoint attributes of the next EL. 92532ed618SSoby Mathew */ 93f1be00daSLouis Mayencourt scr_el3 = read_scr(); 94532ed618SSoby Mathew scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT | 95532ed618SSoby Mathew SCR_ST_BIT | SCR_HCE_BIT); 9618f2efd6SDavid Cunado /* 9718f2efd6SDavid Cunado * SCR_NS: Set the security state of the next EL. 9818f2efd6SDavid Cunado */ 99532ed618SSoby Mathew if (security_state != SECURE) 100532ed618SSoby Mathew scr_el3 |= SCR_NS_BIT; 10118f2efd6SDavid Cunado /* 10218f2efd6SDavid Cunado * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next 10318f2efd6SDavid Cunado * Exception level as specified by SPSR. 10418f2efd6SDavid Cunado */ 105532ed618SSoby Mathew if (GET_RW(ep->spsr) == MODE_RW_64) 106532ed618SSoby Mathew scr_el3 |= SCR_RW_BIT; 10718f2efd6SDavid Cunado /* 10818f2efd6SDavid Cunado * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical 10918f2efd6SDavid Cunado * Secure timer registers to EL3, from AArch64 state only, if specified 11018f2efd6SDavid Cunado * by the entrypoint attributes. 11118f2efd6SDavid Cunado */ 112a0fee747SAntonio Nino Diaz if (EP_GET_ST(ep->h.attr) != 0U) 113532ed618SSoby Mathew scr_el3 |= SCR_ST_BIT; 114532ed618SSoby Mathew 115*cb4ec47bSjohpow01 /* 116*cb4ec47bSjohpow01 * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting 117*cb4ec47bSjohpow01 * SCR_EL3.HXEn. 118*cb4ec47bSjohpow01 */ 119*cb4ec47bSjohpow01 #if ENABLE_FEAT_HCX 120*cb4ec47bSjohpow01 scr_el3 |= SCR_HXEn_BIT; 121*cb4ec47bSjohpow01 #endif 122*cb4ec47bSjohpow01 123fbc44bd1SVarun Wadekar #if RAS_TRAP_LOWER_EL_ERR_ACCESS 124fbc44bd1SVarun Wadekar /* 125fbc44bd1SVarun Wadekar * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR 126fbc44bd1SVarun Wadekar * and RAS ERX registers from EL1 and EL2 are trapped to EL3. 127fbc44bd1SVarun Wadekar */ 128fbc44bd1SVarun Wadekar scr_el3 |= SCR_TERR_BIT; 129fbc44bd1SVarun Wadekar #endif 130fbc44bd1SVarun Wadekar 13124f671f3SJulius Werner #if !HANDLE_EA_EL3_FIRST 13218f2efd6SDavid Cunado /* 13318f2efd6SDavid Cunado * SCR_EL3.EA: Do not route External Abort and SError Interrupt External 13418f2efd6SDavid Cunado * to EL3 when executing at a lower EL. When executing at EL3, External 13518f2efd6SDavid Cunado * Aborts are taken to EL3. 13618f2efd6SDavid Cunado */ 137532ed618SSoby Mathew scr_el3 &= ~SCR_EA_BIT; 138532ed618SSoby Mathew #endif 139532ed618SSoby Mathew 1401a7c1cfeSJeenu Viswambharan #if FAULT_INJECTION_SUPPORT 1411a7c1cfeSJeenu Viswambharan /* Enable fault injection from lower ELs */ 1421a7c1cfeSJeenu Viswambharan scr_el3 |= SCR_FIEN_BIT; 1431a7c1cfeSJeenu Viswambharan #endif 1441a7c1cfeSJeenu Viswambharan 1455283962eSAntonio Nino Diaz #if !CTX_INCLUDE_PAUTH_REGS 1465283962eSAntonio Nino Diaz /* 1475283962eSAntonio Nino Diaz * If the pointer authentication registers aren't saved during world 1485283962eSAntonio Nino Diaz * switches the value of the registers can be leaked from the Secure to 1495283962eSAntonio Nino Diaz * the Non-secure world. To prevent this, rather than enabling pointer 1505283962eSAntonio Nino Diaz * authentication everywhere, we only enable it in the Non-secure world. 1515283962eSAntonio Nino Diaz * 1525283962eSAntonio Nino Diaz * If the Secure world wants to use pointer authentication, 1535283962eSAntonio Nino Diaz * CTX_INCLUDE_PAUTH_REGS must be set to 1. 1545283962eSAntonio Nino Diaz */ 1555283962eSAntonio Nino Diaz if (security_state == NON_SECURE) 1565283962eSAntonio Nino Diaz scr_el3 |= SCR_API_BIT | SCR_APK_BIT; 1575283962eSAntonio Nino Diaz #endif /* !CTX_INCLUDE_PAUTH_REGS */ 1585283962eSAntonio Nino Diaz 1590563ab08SAlexei Fedorov #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS 1600563ab08SAlexei Fedorov /* Get Memory Tagging Extension support level */ 1610563ab08SAlexei Fedorov unsigned int mte = get_armv8_5_mte_support(); 1620563ab08SAlexei Fedorov #endif 163b7e398d6SSoby Mathew /* 1649dd94382SJustin Chadwell * Enable MTE support. Support is enabled unilaterally for the normal 1659dd94382SJustin Chadwell * world, and only for the secure world when CTX_INCLUDE_MTE_REGS is 1669dd94382SJustin Chadwell * set. 167b7e398d6SSoby Mathew */ 1689dd94382SJustin Chadwell #if CTX_INCLUDE_MTE_REGS 1690563ab08SAlexei Fedorov assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)); 1709dd94382SJustin Chadwell scr_el3 |= SCR_ATA_BIT; 1719dd94382SJustin Chadwell #else 1729dd94382SJustin Chadwell /* 1730563ab08SAlexei Fedorov * When MTE is only implemented at EL0, it can be enabled 1740563ab08SAlexei Fedorov * across both worlds as no MTE registers are used. 1759dd94382SJustin Chadwell */ 1760563ab08SAlexei Fedorov if ((mte == MTE_IMPLEMENTED_EL0) || 1779dd94382SJustin Chadwell /* 1780563ab08SAlexei Fedorov * When MTE is implemented at all ELs, it can be only enabled 1790563ab08SAlexei Fedorov * in Non-Secure world without register saving. 1809dd94382SJustin Chadwell */ 1810563ab08SAlexei Fedorov (((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)) && 1820563ab08SAlexei Fedorov (security_state == NON_SECURE))) { 183b7e398d6SSoby Mathew scr_el3 |= SCR_ATA_BIT; 184b7e398d6SSoby Mathew } 1850563ab08SAlexei Fedorov #endif /* CTX_INCLUDE_MTE_REGS */ 186b7e398d6SSoby Mathew 1873d8256b2SMasahiro Yamada #ifdef IMAGE_BL31 188532ed618SSoby Mathew /* 1898aabea33SPaul Beesley * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as 19018f2efd6SDavid Cunado * indicated by the interrupt routing model for BL31. 191532ed618SSoby Mathew */ 192532ed618SSoby Mathew scr_el3 |= get_scr_el3_from_routing_model(security_state); 1930c5e7d1cSMax Shvetsov #endif 19468ac5ed0SArunachalam Ganapathy 19568ac5ed0SArunachalam Ganapathy /* Save the initialized value of CPTR_EL3 register */ 19668ac5ed0SArunachalam Ganapathy write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3()); 1970c5e7d1cSMax Shvetsov if (security_state == SECURE) { 19868ac5ed0SArunachalam Ganapathy enable_extensions_secure(ctx); 1990c5e7d1cSMax Shvetsov } 200532ed618SSoby Mathew 201532ed618SSoby Mathew /* 20218f2efd6SDavid Cunado * SCR_EL3.HCE: Enable HVC instructions if next execution state is 20318f2efd6SDavid Cunado * AArch64 and next EL is EL2, or if next execution state is AArch32 and 20418f2efd6SDavid Cunado * next mode is Hyp. 205110ee433SJimmy Brisson * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the 206110ee433SJimmy Brisson * same conditions as HVC instructions and when the processor supports 207110ee433SJimmy Brisson * ARMv8.6-FGT. 20829d0ee54SJimmy Brisson * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) 20929d0ee54SJimmy Brisson * CNTPOFF_EL2 register under the same conditions as HVC instructions 21029d0ee54SJimmy Brisson * and when the processor supports ECV. 211532ed618SSoby Mathew */ 212a0fee747SAntonio Nino Diaz if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) 213a0fee747SAntonio Nino Diaz || ((GET_RW(ep->spsr) != MODE_RW_64) 214a0fee747SAntonio Nino Diaz && (GET_M32(ep->spsr) == MODE32_hyp))) { 215532ed618SSoby Mathew scr_el3 |= SCR_HCE_BIT; 216110ee433SJimmy Brisson 217110ee433SJimmy Brisson if (is_armv8_6_fgt_present()) { 218110ee433SJimmy Brisson scr_el3 |= SCR_FGTEN_BIT; 219110ee433SJimmy Brisson } 22029d0ee54SJimmy Brisson 22129d0ee54SJimmy Brisson if (get_armv8_6_ecv_support() 22229d0ee54SJimmy Brisson == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) { 22329d0ee54SJimmy Brisson scr_el3 |= SCR_ECVEN_BIT; 22429d0ee54SJimmy Brisson } 225532ed618SSoby Mathew } 226532ed618SSoby Mathew 2270376e7c4SAchin Gupta /* Enable S-EL2 if the next EL is EL2 and security state is secure */ 228db3ae853SArtsem Artsemenka if ((security_state == SECURE) && (GET_EL(ep->spsr) == MODE_EL2)) { 229db3ae853SArtsem Artsemenka if (GET_RW(ep->spsr) != MODE_RW_64) { 230db3ae853SArtsem Artsemenka ERROR("S-EL2 can not be used in AArch32."); 231db3ae853SArtsem Artsemenka panic(); 232db3ae853SArtsem Artsemenka } 233db3ae853SArtsem Artsemenka 2340376e7c4SAchin Gupta scr_el3 |= SCR_EEL2_BIT; 235db3ae853SArtsem Artsemenka } 2360376e7c4SAchin Gupta 23718f2efd6SDavid Cunado /* 238873d4241Sjohpow01 * FEAT_AMUv1p1 virtual offset registers are only accessible from EL3 239873d4241Sjohpow01 * and EL2, when clear, this bit traps accesses from EL2 so we set it 240873d4241Sjohpow01 * to 1 when EL2 is present. 241873d4241Sjohpow01 */ 242873d4241Sjohpow01 if (is_armv8_6_feat_amuv1p1_present() && 243873d4241Sjohpow01 (el_implemented(2) != EL_IMPL_NONE)) { 244873d4241Sjohpow01 scr_el3 |= SCR_AMVOFFEN_BIT; 245873d4241Sjohpow01 } 246873d4241Sjohpow01 247873d4241Sjohpow01 /* 24818f2efd6SDavid Cunado * Initialise SCTLR_EL1 to the reset value corresponding to the target 24918f2efd6SDavid Cunado * execution state setting all fields rather than relying of the hw. 25018f2efd6SDavid Cunado * Some fields have architecturally UNKNOWN reset values and these are 25118f2efd6SDavid Cunado * set to zero. 25218f2efd6SDavid Cunado * 25318f2efd6SDavid Cunado * SCTLR.EE: Endianness is taken from the entrypoint attributes. 25418f2efd6SDavid Cunado * 25518f2efd6SDavid Cunado * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 25618f2efd6SDavid Cunado * required by PSCI specification) 25718f2efd6SDavid Cunado */ 258a0fee747SAntonio Nino Diaz sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0U; 25918f2efd6SDavid Cunado if (GET_RW(ep->spsr) == MODE_RW_64) 26018f2efd6SDavid Cunado sctlr_elx |= SCTLR_EL1_RES1; 26118f2efd6SDavid Cunado else { 26218f2efd6SDavid Cunado /* 26318f2efd6SDavid Cunado * If the target execution state is AArch32 then the following 26418f2efd6SDavid Cunado * fields need to be set. 26518f2efd6SDavid Cunado * 26618f2efd6SDavid Cunado * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE 26718f2efd6SDavid Cunado * instructions are not trapped to EL1. 26818f2efd6SDavid Cunado * 26918f2efd6SDavid Cunado * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI 27018f2efd6SDavid Cunado * instructions are not trapped to EL1. 27118f2efd6SDavid Cunado * 27218f2efd6SDavid Cunado * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the 27318f2efd6SDavid Cunado * CP15DMB, CP15DSB, and CP15ISB instructions. 27418f2efd6SDavid Cunado */ 27518f2efd6SDavid Cunado sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT 27618f2efd6SDavid Cunado | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; 27718f2efd6SDavid Cunado } 27818f2efd6SDavid Cunado 2795f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081 2805f5d1ed7SLouis Mayencourt /* 2815f5d1ed7SLouis Mayencourt * If workaround of errata 764081 for Cortex-A75 is used then set 2825f5d1ed7SLouis Mayencourt * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. 2835f5d1ed7SLouis Mayencourt */ 2845f5d1ed7SLouis Mayencourt sctlr_elx |= SCTLR_IESB_BIT; 2855f5d1ed7SLouis Mayencourt #endif 2865f5d1ed7SLouis Mayencourt 2876cac724dSjohpow01 /* Enable WFE trap delay in SCR_EL3 if supported and configured */ 2886cac724dSjohpow01 if (is_armv8_6_twed_present()) { 2896cac724dSjohpow01 uint32_t delay = plat_arm_set_twedel_scr_el3(); 2906cac724dSjohpow01 2916cac724dSjohpow01 if (delay != TWED_DISABLED) { 2926cac724dSjohpow01 /* Make sure delay value fits */ 2936cac724dSjohpow01 assert((delay & ~SCR_TWEDEL_MASK) == 0U); 2946cac724dSjohpow01 2956cac724dSjohpow01 /* Set delay in SCR_EL3 */ 2966cac724dSjohpow01 scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); 2976cac724dSjohpow01 scr_el3 |= ((delay & SCR_TWEDEL_MASK) 2986cac724dSjohpow01 << SCR_TWEDEL_SHIFT); 2996cac724dSjohpow01 3006cac724dSjohpow01 /* Enable WFE delay */ 3016cac724dSjohpow01 scr_el3 |= SCR_TWEDEn_BIT; 3026cac724dSjohpow01 } 3036cac724dSjohpow01 } 3046cac724dSjohpow01 30518f2efd6SDavid Cunado /* 30618f2efd6SDavid Cunado * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2 3072e61d687SOlivier Deprez * and other EL2 registers are set up by cm_prepare_el3_exit() as they 30818f2efd6SDavid Cunado * are not part of the stored cpu_context. 30918f2efd6SDavid Cunado */ 3102825946eSMax Shvetsov write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx); 31118f2efd6SDavid Cunado 3122ab9617eSVarun Wadekar /* 3132ab9617eSVarun Wadekar * Base the context ACTLR_EL1 on the current value, as it is 3142ab9617eSVarun Wadekar * implementation defined. The context restore process will write 3152ab9617eSVarun Wadekar * the value from the context to the actual register and can cause 3162ab9617eSVarun Wadekar * problems for processor cores that don't expect certain bits to 3172ab9617eSVarun Wadekar * be zero. 3182ab9617eSVarun Wadekar */ 3192ab9617eSVarun Wadekar actlr_elx = read_actlr_el1(); 3202825946eSMax Shvetsov write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx)); 3212ab9617eSVarun Wadekar 3223e61b2b5SDavid Cunado /* 323e290a8fcSAlexei Fedorov * Populate EL3 state so that we've the right context 324e290a8fcSAlexei Fedorov * before doing ERET 3253e61b2b5SDavid Cunado */ 326532ed618SSoby Mathew state = get_el3state_ctx(ctx); 327532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 328532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, ep->pc); 329532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); 330532ed618SSoby Mathew 331532ed618SSoby Mathew /* 332532ed618SSoby Mathew * Store the X0-X7 value from the entrypoint into the context 333532ed618SSoby Mathew * Use memcpy as we are in control of the layout of the structures 334532ed618SSoby Mathew */ 335532ed618SSoby Mathew gp_regs = get_gpregs_ctx(ctx); 336532ed618SSoby Mathew memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); 337532ed618SSoby Mathew } 338532ed618SSoby Mathew 339532ed618SSoby Mathew /******************************************************************************* 3400fd0f222SDimitris Papastamos * Enable architecture extensions on first entry to Non-secure world. 3410fd0f222SDimitris Papastamos * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise 3420fd0f222SDimitris Papastamos * it is zero. 3430fd0f222SDimitris Papastamos ******************************************************************************/ 34468ac5ed0SArunachalam Ganapathy static void enable_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx) 3450fd0f222SDimitris Papastamos { 3460fd0f222SDimitris Papastamos #if IMAGE_BL31 347281a08ccSDimitris Papastamos #if ENABLE_SPE_FOR_LOWER_ELS 348281a08ccSDimitris Papastamos spe_enable(el2_unused); 349281a08ccSDimitris Papastamos #endif 350380559c1SDimitris Papastamos 351380559c1SDimitris Papastamos #if ENABLE_AMU 35268ac5ed0SArunachalam Ganapathy amu_enable(el2_unused, ctx); 35368ac5ed0SArunachalam Ganapathy #endif 35468ac5ed0SArunachalam Ganapathy 35568ac5ed0SArunachalam Ganapathy #if ENABLE_SVE_FOR_NS 35668ac5ed0SArunachalam Ganapathy sve_enable(ctx); 357380559c1SDimitris Papastamos #endif 3581a853370SDavid Cunado 3595f835918SJeenu Viswambharan #if ENABLE_MPAM_FOR_LOWER_ELS 3605f835918SJeenu Viswambharan mpam_enable(el2_unused); 3615f835918SJeenu Viswambharan #endif 362813524eaSManish V Badarkhe 363813524eaSManish V Badarkhe #if ENABLE_TRBE_FOR_NS 364813524eaSManish V Badarkhe trbe_enable(); 365813524eaSManish V Badarkhe #endif /* ENABLE_TRBE_FOR_NS */ 366813524eaSManish V Badarkhe 367d4582d30SManish V Badarkhe #if ENABLE_SYS_REG_TRACE_FOR_NS 368d4582d30SManish V Badarkhe sys_reg_trace_enable(ctx); 369d4582d30SManish V Badarkhe #endif /* ENABLE_SYS_REG_TRACE_FOR_NS */ 370d4582d30SManish V Badarkhe 3718fcd3d96SManish V Badarkhe #if ENABLE_TRF_FOR_NS 3728fcd3d96SManish V Badarkhe trf_enable(); 3738fcd3d96SManish V Badarkhe #endif /* ENABLE_TRF_FOR_NS */ 3748fcd3d96SManish V Badarkhe 3750fd0f222SDimitris Papastamos #endif 3760fd0f222SDimitris Papastamos } 3770fd0f222SDimitris Papastamos 3780fd0f222SDimitris Papastamos /******************************************************************************* 37968ac5ed0SArunachalam Ganapathy * Enable architecture extensions on first entry to Secure world. 38068ac5ed0SArunachalam Ganapathy ******************************************************************************/ 38168ac5ed0SArunachalam Ganapathy static void enable_extensions_secure(cpu_context_t *ctx) 38268ac5ed0SArunachalam Ganapathy { 38368ac5ed0SArunachalam Ganapathy #if IMAGE_BL31 38468ac5ed0SArunachalam Ganapathy #if ENABLE_SVE_FOR_SWD 38568ac5ed0SArunachalam Ganapathy sve_enable(ctx); 38668ac5ed0SArunachalam Ganapathy #endif 38768ac5ed0SArunachalam Ganapathy #endif 38868ac5ed0SArunachalam Ganapathy } 38968ac5ed0SArunachalam Ganapathy 39068ac5ed0SArunachalam Ganapathy /******************************************************************************* 391532ed618SSoby Mathew * The following function initializes the cpu_context for a CPU specified by 392532ed618SSoby Mathew * its `cpu_idx` for first use, and sets the initial entrypoint state as 393532ed618SSoby Mathew * specified by the entry_point_info structure. 394532ed618SSoby Mathew ******************************************************************************/ 395532ed618SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx, 396532ed618SSoby Mathew const entry_point_info_t *ep) 397532ed618SSoby Mathew { 398532ed618SSoby Mathew cpu_context_t *ctx; 399532ed618SSoby Mathew ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr)); 4001634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 401532ed618SSoby Mathew } 402532ed618SSoby Mathew 403532ed618SSoby Mathew /******************************************************************************* 404532ed618SSoby Mathew * The following function initializes the cpu_context for the current CPU 405532ed618SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 406532ed618SSoby Mathew * entry_point_info structure. 407532ed618SSoby Mathew ******************************************************************************/ 408532ed618SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 409532ed618SSoby Mathew { 410532ed618SSoby Mathew cpu_context_t *ctx; 411532ed618SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 4121634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 413532ed618SSoby Mathew } 414532ed618SSoby Mathew 415532ed618SSoby Mathew /******************************************************************************* 416532ed618SSoby Mathew * Prepare the CPU system registers for first entry into secure or normal world 417532ed618SSoby Mathew * 418532ed618SSoby Mathew * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized 419532ed618SSoby Mathew * If execution is requested to non-secure EL1 or svc mode, and the CPU supports 420532ed618SSoby Mathew * EL2 then EL2 is disabled by configuring all necessary EL2 registers. 421532ed618SSoby Mathew * For all entries, the EL1 registers are initialized from the cpu_context 422532ed618SSoby Mathew ******************************************************************************/ 423532ed618SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state) 424532ed618SSoby Mathew { 425f1be00daSLouis Mayencourt u_register_t sctlr_elx, scr_el3, mdcr_el2; 426532ed618SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 42740daecc1SAntonio Nino Diaz bool el2_unused = false; 428a0fee747SAntonio Nino Diaz uint64_t hcr_el2 = 0U; 429532ed618SSoby Mathew 430a0fee747SAntonio Nino Diaz assert(ctx != NULL); 431532ed618SSoby Mathew 432532ed618SSoby Mathew if (security_state == NON_SECURE) { 433f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), 434a0fee747SAntonio Nino Diaz CTX_SCR_EL3); 435a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_HCE_BIT) != 0U) { 436532ed618SSoby Mathew /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */ 4372825946eSMax Shvetsov sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx), 438532ed618SSoby Mathew CTX_SCTLR_EL1); 4392e09d4f8SKen Kuang sctlr_elx &= SCTLR_EE_BIT; 440532ed618SSoby Mathew sctlr_elx |= SCTLR_EL2_RES1; 4415f5d1ed7SLouis Mayencourt #if ERRATA_A75_764081 4425f5d1ed7SLouis Mayencourt /* 4435f5d1ed7SLouis Mayencourt * If workaround of errata 764081 for Cortex-A75 is used 4445f5d1ed7SLouis Mayencourt * then set SCTLR_EL2.IESB to enable Implicit Error 4455f5d1ed7SLouis Mayencourt * Synchronization Barrier. 4465f5d1ed7SLouis Mayencourt */ 4475f5d1ed7SLouis Mayencourt sctlr_elx |= SCTLR_IESB_BIT; 4485f5d1ed7SLouis Mayencourt #endif 449532ed618SSoby Mathew write_sctlr_el2(sctlr_elx); 450a0fee747SAntonio Nino Diaz } else if (el_implemented(2) != EL_IMPL_NONE) { 45140daecc1SAntonio Nino Diaz el2_unused = true; 4520fd0f222SDimitris Papastamos 45318f2efd6SDavid Cunado /* 45418f2efd6SDavid Cunado * EL2 present but unused, need to disable safely. 45518f2efd6SDavid Cunado * SCTLR_EL2 can be ignored in this case. 45618f2efd6SDavid Cunado * 4573ff4aaacSJeenu Viswambharan * Set EL2 register width appropriately: Set HCR_EL2 4583ff4aaacSJeenu Viswambharan * field to match SCR_EL3.RW. 45918f2efd6SDavid Cunado */ 460a0fee747SAntonio Nino Diaz if ((scr_el3 & SCR_RW_BIT) != 0U) 4613ff4aaacSJeenu Viswambharan hcr_el2 |= HCR_RW_BIT; 4623ff4aaacSJeenu Viswambharan 4633ff4aaacSJeenu Viswambharan /* 4643ff4aaacSJeenu Viswambharan * For Armv8.3 pointer authentication feature, disable 4653ff4aaacSJeenu Viswambharan * traps to EL2 when accessing key registers or using 4663ff4aaacSJeenu Viswambharan * pointer authentication instructions from lower ELs. 4673ff4aaacSJeenu Viswambharan */ 4683ff4aaacSJeenu Viswambharan hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT); 4693ff4aaacSJeenu Viswambharan 4703ff4aaacSJeenu Viswambharan write_hcr_el2(hcr_el2); 471532ed618SSoby Mathew 47218f2efd6SDavid Cunado /* 47318f2efd6SDavid Cunado * Initialise CPTR_EL2 setting all fields rather than 47418f2efd6SDavid Cunado * relying on the hw. All fields have architecturally 47518f2efd6SDavid Cunado * UNKNOWN reset values. 47618f2efd6SDavid Cunado * 47718f2efd6SDavid Cunado * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1 47818f2efd6SDavid Cunado * accesses to the CPACR_EL1 or CPACR from both 47918f2efd6SDavid Cunado * Execution states do not trap to EL2. 48018f2efd6SDavid Cunado * 48118f2efd6SDavid Cunado * CPTR_EL2.TTA: Set to zero so that Non-secure System 48218f2efd6SDavid Cunado * register accesses to the trace registers from both 48318f2efd6SDavid Cunado * Execution states do not trap to EL2. 484d4582d30SManish V Badarkhe * If PE trace unit System registers are not implemented 485d4582d30SManish V Badarkhe * then this bit is reserved, and must be set to zero. 48618f2efd6SDavid Cunado * 48718f2efd6SDavid Cunado * CPTR_EL2.TFP: Set to zero so that Non-secure accesses 48818f2efd6SDavid Cunado * to SIMD and floating-point functionality from both 48918f2efd6SDavid Cunado * Execution states do not trap to EL2. 49018f2efd6SDavid Cunado */ 49118f2efd6SDavid Cunado write_cptr_el2(CPTR_EL2_RESET_VAL & 49218f2efd6SDavid Cunado ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT 49318f2efd6SDavid Cunado | CPTR_EL2_TFP_BIT)); 494532ed618SSoby Mathew 49518f2efd6SDavid Cunado /* 4968aabea33SPaul Beesley * Initialise CNTHCTL_EL2. All fields are 49718f2efd6SDavid Cunado * architecturally UNKNOWN on reset and are set to zero 49818f2efd6SDavid Cunado * except for field(s) listed below. 49918f2efd6SDavid Cunado * 50018f2efd6SDavid Cunado * CNTHCTL_EL2.EL1PCEN: Set to one to disable traps to 50118f2efd6SDavid Cunado * Hyp mode of Non-secure EL0 and EL1 accesses to the 50218f2efd6SDavid Cunado * physical timer registers. 50318f2efd6SDavid Cunado * 50418f2efd6SDavid Cunado * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to 50518f2efd6SDavid Cunado * Hyp mode of Non-secure EL0 and EL1 accesses to the 50618f2efd6SDavid Cunado * physical counter registers. 50718f2efd6SDavid Cunado */ 50818f2efd6SDavid Cunado write_cnthctl_el2(CNTHCTL_RESET_VAL | 50918f2efd6SDavid Cunado EL1PCEN_BIT | EL1PCTEN_BIT); 510532ed618SSoby Mathew 51118f2efd6SDavid Cunado /* 51218f2efd6SDavid Cunado * Initialise CNTVOFF_EL2 to zero as it resets to an 51318f2efd6SDavid Cunado * architecturally UNKNOWN value. 51418f2efd6SDavid Cunado */ 515532ed618SSoby Mathew write_cntvoff_el2(0); 516532ed618SSoby Mathew 51718f2efd6SDavid Cunado /* 51818f2efd6SDavid Cunado * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and 51918f2efd6SDavid Cunado * MPIDR_EL1 respectively. 52018f2efd6SDavid Cunado */ 521532ed618SSoby Mathew write_vpidr_el2(read_midr_el1()); 522532ed618SSoby Mathew write_vmpidr_el2(read_mpidr_el1()); 523532ed618SSoby Mathew 524532ed618SSoby Mathew /* 52518f2efd6SDavid Cunado * Initialise VTTBR_EL2. All fields are architecturally 52618f2efd6SDavid Cunado * UNKNOWN on reset. 52718f2efd6SDavid Cunado * 52818f2efd6SDavid Cunado * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage 52918f2efd6SDavid Cunado * 2 address translation is disabled, cache maintenance 53018f2efd6SDavid Cunado * operations depend on the VMID. 53118f2efd6SDavid Cunado * 53218f2efd6SDavid Cunado * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address 53318f2efd6SDavid Cunado * translation is disabled. 534532ed618SSoby Mathew */ 53518f2efd6SDavid Cunado write_vttbr_el2(VTTBR_RESET_VAL & 53618f2efd6SDavid Cunado ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) 53718f2efd6SDavid Cunado | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 53818f2efd6SDavid Cunado 539495f3d3cSDavid Cunado /* 54018f2efd6SDavid Cunado * Initialise MDCR_EL2, setting all fields rather than 54118f2efd6SDavid Cunado * relying on hw. Some fields are architecturally 54218f2efd6SDavid Cunado * UNKNOWN on reset. 54318f2efd6SDavid Cunado * 544e290a8fcSAlexei Fedorov * MDCR_EL2.HLP: Set to one so that event counter 545e290a8fcSAlexei Fedorov * overflow, that is recorded in PMOVSCLR_EL0[0-30], 546e290a8fcSAlexei Fedorov * occurs on the increment that changes 547e290a8fcSAlexei Fedorov * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is 548e290a8fcSAlexei Fedorov * implemented. This bit is RES0 in versions of the 549e290a8fcSAlexei Fedorov * architecture earlier than ARMv8.5, setting it to 1 550e290a8fcSAlexei Fedorov * doesn't have any effect on them. 551e290a8fcSAlexei Fedorov * 552e290a8fcSAlexei Fedorov * MDCR_EL2.TTRF: Set to zero so that access to Trace 553e290a8fcSAlexei Fedorov * Filter Control register TRFCR_EL1 at EL1 is not 554e290a8fcSAlexei Fedorov * trapped to EL2. This bit is RES0 in versions of 555e290a8fcSAlexei Fedorov * the architecture earlier than ARMv8.4. 556e290a8fcSAlexei Fedorov * 557e290a8fcSAlexei Fedorov * MDCR_EL2.HPMD: Set to one so that event counting is 558e290a8fcSAlexei Fedorov * prohibited at EL2. This bit is RES0 in versions of 559e290a8fcSAlexei Fedorov * the architecture earlier than ARMv8.1, setting it 560e290a8fcSAlexei Fedorov * to 1 doesn't have any effect on them. 561e290a8fcSAlexei Fedorov * 562e290a8fcSAlexei Fedorov * MDCR_EL2.TPMS: Set to zero so that accesses to 563e290a8fcSAlexei Fedorov * Statistical Profiling control registers from EL1 564e290a8fcSAlexei Fedorov * do not trap to EL2. This bit is RES0 when SPE is 565e290a8fcSAlexei Fedorov * not implemented. 566e290a8fcSAlexei Fedorov * 56718f2efd6SDavid Cunado * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and 56818f2efd6SDavid Cunado * EL1 System register accesses to the Debug ROM 56918f2efd6SDavid Cunado * registers are not trapped to EL2. 57018f2efd6SDavid Cunado * 57118f2efd6SDavid Cunado * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 57218f2efd6SDavid Cunado * System register accesses to the powerdown debug 57318f2efd6SDavid Cunado * registers are not trapped to EL2. 57418f2efd6SDavid Cunado * 57518f2efd6SDavid Cunado * MDCR_EL2.TDA: Set to zero so that System register 57618f2efd6SDavid Cunado * accesses to the debug registers do not trap to EL2. 57718f2efd6SDavid Cunado * 57818f2efd6SDavid Cunado * MDCR_EL2.TDE: Set to zero so that debug exceptions 57918f2efd6SDavid Cunado * are not routed to EL2. 58018f2efd6SDavid Cunado * 58118f2efd6SDavid Cunado * MDCR_EL2.HPME: Set to zero to disable EL2 Performance 58218f2efd6SDavid Cunado * Monitors. 58318f2efd6SDavid Cunado * 58418f2efd6SDavid Cunado * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and 58518f2efd6SDavid Cunado * EL1 accesses to all Performance Monitors registers 58618f2efd6SDavid Cunado * are not trapped to EL2. 58718f2efd6SDavid Cunado * 58818f2efd6SDavid Cunado * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0 58918f2efd6SDavid Cunado * and EL1 accesses to the PMCR_EL0 or PMCR are not 59018f2efd6SDavid Cunado * trapped to EL2. 59118f2efd6SDavid Cunado * 59218f2efd6SDavid Cunado * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the 59318f2efd6SDavid Cunado * architecturally-defined reset value. 59440ff9074SManish V Badarkhe * 59540ff9074SManish V Badarkhe * MDCR_EL2.E2TB: Set to zero so that the trace Buffer 59640ff9074SManish V Badarkhe * owning exception level is NS-EL1 and, tracing is 59740ff9074SManish V Badarkhe * prohibited at NS-EL2. These bits are RES0 when 59840ff9074SManish V Badarkhe * FEAT_TRBE is not implemented. 599495f3d3cSDavid Cunado */ 600e290a8fcSAlexei Fedorov mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP | 601e290a8fcSAlexei Fedorov MDCR_EL2_HPMD) | 60218f2efd6SDavid Cunado ((read_pmcr_el0() & PMCR_EL0_N_BITS) 60318f2efd6SDavid Cunado >> PMCR_EL0_N_SHIFT)) & 604e290a8fcSAlexei Fedorov ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS | 605e290a8fcSAlexei Fedorov MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | 606e290a8fcSAlexei Fedorov MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT | 607e290a8fcSAlexei Fedorov MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT | 60840ff9074SManish V Badarkhe MDCR_EL2_TPMCR_BIT | 60940ff9074SManish V Badarkhe MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1)); 610d832aee9Sdp-arm 611d832aee9Sdp-arm write_mdcr_el2(mdcr_el2); 612d832aee9Sdp-arm 613939f66d6SDavid Cunado /* 61418f2efd6SDavid Cunado * Initialise HSTR_EL2. All fields are architecturally 61518f2efd6SDavid Cunado * UNKNOWN on reset. 61618f2efd6SDavid Cunado * 61718f2efd6SDavid Cunado * HSTR_EL2.T<n>: Set all these fields to zero so that 61818f2efd6SDavid Cunado * Non-secure EL0 or EL1 accesses to System registers 61918f2efd6SDavid Cunado * do not trap to EL2. 620939f66d6SDavid Cunado */ 62118f2efd6SDavid Cunado write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); 622939f66d6SDavid Cunado /* 62318f2efd6SDavid Cunado * Initialise CNTHP_CTL_EL2. All fields are 62418f2efd6SDavid Cunado * architecturally UNKNOWN on reset. 62518f2efd6SDavid Cunado * 62618f2efd6SDavid Cunado * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 62718f2efd6SDavid Cunado * physical timer and prevent timer interrupts. 628939f66d6SDavid Cunado */ 62918f2efd6SDavid Cunado write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & 63018f2efd6SDavid Cunado ~(CNTHP_CTL_ENABLE_BIT)); 631532ed618SSoby Mathew } 63268ac5ed0SArunachalam Ganapathy enable_extensions_nonsecure(el2_unused, ctx); 633532ed618SSoby Mathew } 634532ed618SSoby Mathew 63517b4c0ddSDimitris Papastamos cm_el1_sysregs_context_restore(security_state); 63617b4c0ddSDimitris Papastamos cm_set_next_eret_context(security_state); 637532ed618SSoby Mathew } 638532ed618SSoby Mathew 63928f39f02SMax Shvetsov #if CTX_INCLUDE_EL2_REGS 64028f39f02SMax Shvetsov /******************************************************************************* 64128f39f02SMax Shvetsov * Save EL2 sysreg context 64228f39f02SMax Shvetsov ******************************************************************************/ 64328f39f02SMax Shvetsov void cm_el2_sysregs_context_save(uint32_t security_state) 64428f39f02SMax Shvetsov { 64528f39f02SMax Shvetsov u_register_t scr_el3 = read_scr(); 64628f39f02SMax Shvetsov 64728f39f02SMax Shvetsov /* 64828f39f02SMax Shvetsov * Always save the non-secure EL2 context, only save the 64928f39f02SMax Shvetsov * S-EL2 context if S-EL2 is enabled. 65028f39f02SMax Shvetsov */ 65128f39f02SMax Shvetsov if ((security_state == NON_SECURE) || 6526b704da3SRuari Phipps ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) { 65328f39f02SMax Shvetsov cpu_context_t *ctx; 65428f39f02SMax Shvetsov 65528f39f02SMax Shvetsov ctx = cm_get_context(security_state); 65628f39f02SMax Shvetsov assert(ctx != NULL); 65728f39f02SMax Shvetsov 6582825946eSMax Shvetsov el2_sysregs_context_save(get_el2_sysregs_ctx(ctx)); 65928f39f02SMax Shvetsov } 66028f39f02SMax Shvetsov } 66128f39f02SMax Shvetsov 66228f39f02SMax Shvetsov /******************************************************************************* 66328f39f02SMax Shvetsov * Restore EL2 sysreg context 66428f39f02SMax Shvetsov ******************************************************************************/ 66528f39f02SMax Shvetsov void cm_el2_sysregs_context_restore(uint32_t security_state) 66628f39f02SMax Shvetsov { 66728f39f02SMax Shvetsov u_register_t scr_el3 = read_scr(); 66828f39f02SMax Shvetsov 66928f39f02SMax Shvetsov /* 67028f39f02SMax Shvetsov * Always restore the non-secure EL2 context, only restore the 67128f39f02SMax Shvetsov * S-EL2 context if S-EL2 is enabled. 67228f39f02SMax Shvetsov */ 67328f39f02SMax Shvetsov if ((security_state == NON_SECURE) || 6746b704da3SRuari Phipps ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) { 67528f39f02SMax Shvetsov cpu_context_t *ctx; 67628f39f02SMax Shvetsov 67728f39f02SMax Shvetsov ctx = cm_get_context(security_state); 67828f39f02SMax Shvetsov assert(ctx != NULL); 67928f39f02SMax Shvetsov 6802825946eSMax Shvetsov el2_sysregs_context_restore(get_el2_sysregs_ctx(ctx)); 68128f39f02SMax Shvetsov } 68228f39f02SMax Shvetsov } 68328f39f02SMax Shvetsov #endif /* CTX_INCLUDE_EL2_REGS */ 68428f39f02SMax Shvetsov 685532ed618SSoby Mathew /******************************************************************************* 686532ed618SSoby Mathew * The next four functions are used by runtime services to save and restore 687532ed618SSoby Mathew * EL1 context on the 'cpu_context' structure for the specified security 688532ed618SSoby Mathew * state. 689532ed618SSoby Mathew ******************************************************************************/ 690532ed618SSoby Mathew void cm_el1_sysregs_context_save(uint32_t security_state) 691532ed618SSoby Mathew { 692532ed618SSoby Mathew cpu_context_t *ctx; 693532ed618SSoby Mathew 694532ed618SSoby Mathew ctx = cm_get_context(security_state); 695a0fee747SAntonio Nino Diaz assert(ctx != NULL); 696532ed618SSoby Mathew 6972825946eSMax Shvetsov el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); 69817b4c0ddSDimitris Papastamos 69917b4c0ddSDimitris Papastamos #if IMAGE_BL31 70017b4c0ddSDimitris Papastamos if (security_state == SECURE) 70117b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_secure_world); 70217b4c0ddSDimitris Papastamos else 70317b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_exited_normal_world); 70417b4c0ddSDimitris Papastamos #endif 705532ed618SSoby Mathew } 706532ed618SSoby Mathew 707532ed618SSoby Mathew void cm_el1_sysregs_context_restore(uint32_t security_state) 708532ed618SSoby Mathew { 709532ed618SSoby Mathew cpu_context_t *ctx; 710532ed618SSoby Mathew 711532ed618SSoby Mathew ctx = cm_get_context(security_state); 712a0fee747SAntonio Nino Diaz assert(ctx != NULL); 713532ed618SSoby Mathew 7142825946eSMax Shvetsov el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); 71517b4c0ddSDimitris Papastamos 71617b4c0ddSDimitris Papastamos #if IMAGE_BL31 71717b4c0ddSDimitris Papastamos if (security_state == SECURE) 71817b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_secure_world); 71917b4c0ddSDimitris Papastamos else 72017b4c0ddSDimitris Papastamos PUBLISH_EVENT(cm_entering_normal_world); 72117b4c0ddSDimitris Papastamos #endif 722532ed618SSoby Mathew } 723532ed618SSoby Mathew 724532ed618SSoby Mathew /******************************************************************************* 725532ed618SSoby Mathew * This function populates ELR_EL3 member of 'cpu_context' pertaining to the 726532ed618SSoby Mathew * given security state with the given entrypoint 727532ed618SSoby Mathew ******************************************************************************/ 728532ed618SSoby Mathew void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) 729532ed618SSoby Mathew { 730532ed618SSoby Mathew cpu_context_t *ctx; 731532ed618SSoby Mathew el3_state_t *state; 732532ed618SSoby Mathew 733532ed618SSoby Mathew ctx = cm_get_context(security_state); 734a0fee747SAntonio Nino Diaz assert(ctx != NULL); 735532ed618SSoby Mathew 736532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 737532ed618SSoby Mathew state = get_el3state_ctx(ctx); 738532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 739532ed618SSoby Mathew } 740532ed618SSoby Mathew 741532ed618SSoby Mathew /******************************************************************************* 742532ed618SSoby Mathew * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' 743532ed618SSoby Mathew * pertaining to the given security state 744532ed618SSoby Mathew ******************************************************************************/ 745532ed618SSoby Mathew void cm_set_elr_spsr_el3(uint32_t security_state, 746532ed618SSoby Mathew uintptr_t entrypoint, uint32_t spsr) 747532ed618SSoby Mathew { 748532ed618SSoby Mathew cpu_context_t *ctx; 749532ed618SSoby Mathew el3_state_t *state; 750532ed618SSoby Mathew 751532ed618SSoby Mathew ctx = cm_get_context(security_state); 752a0fee747SAntonio Nino Diaz assert(ctx != NULL); 753532ed618SSoby Mathew 754532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 755532ed618SSoby Mathew state = get_el3state_ctx(ctx); 756532ed618SSoby Mathew write_ctx_reg(state, CTX_ELR_EL3, entrypoint); 757532ed618SSoby Mathew write_ctx_reg(state, CTX_SPSR_EL3, spsr); 758532ed618SSoby Mathew } 759532ed618SSoby Mathew 760532ed618SSoby Mathew /******************************************************************************* 761532ed618SSoby Mathew * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' 762532ed618SSoby Mathew * pertaining to the given security state using the value and bit position 763532ed618SSoby Mathew * specified in the parameters. It preserves all other bits. 764532ed618SSoby Mathew ******************************************************************************/ 765532ed618SSoby Mathew void cm_write_scr_el3_bit(uint32_t security_state, 766532ed618SSoby Mathew uint32_t bit_pos, 767532ed618SSoby Mathew uint32_t value) 768532ed618SSoby Mathew { 769532ed618SSoby Mathew cpu_context_t *ctx; 770532ed618SSoby Mathew el3_state_t *state; 771f1be00daSLouis Mayencourt u_register_t scr_el3; 772532ed618SSoby Mathew 773532ed618SSoby Mathew ctx = cm_get_context(security_state); 774a0fee747SAntonio Nino Diaz assert(ctx != NULL); 775532ed618SSoby Mathew 776532ed618SSoby Mathew /* Ensure that the bit position is a valid one */ 777d7b5f408SJimmy Brisson assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); 778532ed618SSoby Mathew 779532ed618SSoby Mathew /* Ensure that the 'value' is only a bit wide */ 780a0fee747SAntonio Nino Diaz assert(value <= 1U); 781532ed618SSoby Mathew 782532ed618SSoby Mathew /* 783532ed618SSoby Mathew * Get the SCR_EL3 value from the cpu context, clear the desired bit 784532ed618SSoby Mathew * and set it to its new value. 785532ed618SSoby Mathew */ 786532ed618SSoby Mathew state = get_el3state_ctx(ctx); 787f1be00daSLouis Mayencourt scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); 788d7b5f408SJimmy Brisson scr_el3 &= ~(1UL << bit_pos); 789f1be00daSLouis Mayencourt scr_el3 |= (u_register_t)value << bit_pos; 790532ed618SSoby Mathew write_ctx_reg(state, CTX_SCR_EL3, scr_el3); 791532ed618SSoby Mathew } 792532ed618SSoby Mathew 793532ed618SSoby Mathew /******************************************************************************* 794532ed618SSoby Mathew * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the 795532ed618SSoby Mathew * given security state. 796532ed618SSoby Mathew ******************************************************************************/ 797f1be00daSLouis Mayencourt u_register_t cm_get_scr_el3(uint32_t security_state) 798532ed618SSoby Mathew { 799532ed618SSoby Mathew cpu_context_t *ctx; 800532ed618SSoby Mathew el3_state_t *state; 801532ed618SSoby Mathew 802532ed618SSoby Mathew ctx = cm_get_context(security_state); 803a0fee747SAntonio Nino Diaz assert(ctx != NULL); 804532ed618SSoby Mathew 805532ed618SSoby Mathew /* Populate EL3 state so that ERET jumps to the correct entry */ 806532ed618SSoby Mathew state = get_el3state_ctx(ctx); 807f1be00daSLouis Mayencourt return read_ctx_reg(state, CTX_SCR_EL3); 808532ed618SSoby Mathew } 809532ed618SSoby Mathew 810532ed618SSoby Mathew /******************************************************************************* 811532ed618SSoby Mathew * This function is used to program the context that's used for exception 812532ed618SSoby Mathew * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for 813532ed618SSoby Mathew * the required security state 814532ed618SSoby Mathew ******************************************************************************/ 815532ed618SSoby Mathew void cm_set_next_eret_context(uint32_t security_state) 816532ed618SSoby Mathew { 817532ed618SSoby Mathew cpu_context_t *ctx; 818532ed618SSoby Mathew 819532ed618SSoby Mathew ctx = cm_get_context(security_state); 820a0fee747SAntonio Nino Diaz assert(ctx != NULL); 821532ed618SSoby Mathew 822532ed618SSoby Mathew cm_set_next_context(ctx); 823532ed618SSoby Mathew } 824